r300.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_drm.h"
  34. #include "r100_track.h"
  35. #include "r300d.h"
  36. #include "rv350d.h"
  37. #include "r300_reg_safe.h"
  38. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  39. *
  40. * GPU Errata:
  41. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  42. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  43. * However, scheduling such write to the ring seems harmless, i suspect
  44. * the CP read collide with the flush somehow, or maybe the MC, hard to
  45. * tell. (Jerome Glisse)
  46. */
  47. /*
  48. * rv370,rv380 PCIE GART
  49. */
  50. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  51. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  52. {
  53. uint32_t tmp;
  54. int i;
  55. /* Workaround HW bug do flush 2 times */
  56. for (i = 0; i < 2; i++) {
  57. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  58. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  59. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  60. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  61. }
  62. mb();
  63. }
  64. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  65. {
  66. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  67. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  68. return -EINVAL;
  69. }
  70. addr = (lower_32_bits(addr) >> 8) |
  71. ((upper_32_bits(addr) & 0xff) << 24) |
  72. 0xc;
  73. /* on x86 we want this to be CPU endian, on powerpc
  74. * on powerpc without HW swappers, it'll get swapped on way
  75. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  76. writel(addr, ((void __iomem *)ptr) + (i * 4));
  77. return 0;
  78. }
  79. int rv370_pcie_gart_init(struct radeon_device *rdev)
  80. {
  81. int r;
  82. if (rdev->gart.table.vram.robj) {
  83. WARN(1, "RV370 PCIE GART already initialized.\n");
  84. return 0;
  85. }
  86. /* Initialize common gart structure */
  87. r = radeon_gart_init(rdev);
  88. if (r)
  89. return r;
  90. r = rv370_debugfs_pcie_gart_info_init(rdev);
  91. if (r)
  92. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  93. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  94. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  95. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  96. return radeon_gart_table_vram_alloc(rdev);
  97. }
  98. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  99. {
  100. uint32_t table_addr;
  101. uint32_t tmp;
  102. int r;
  103. if (rdev->gart.table.vram.robj == NULL) {
  104. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  105. return -EINVAL;
  106. }
  107. r = radeon_gart_table_vram_pin(rdev);
  108. if (r)
  109. return r;
  110. /* discard memory request outside of configured range */
  111. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  112. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  113. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_location);
  114. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - RADEON_GPU_PAGE_SIZE;
  115. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  117. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  118. table_addr = rdev->gart.table_addr;
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  120. /* FIXME: setup default page */
  121. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_location);
  122. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  123. /* Clear error */
  124. WREG32_PCIE(0x18, 0);
  125. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  126. tmp |= RADEON_PCIE_TX_GART_EN;
  127. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  128. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  129. rv370_pcie_gart_tlb_flush(rdev);
  130. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  131. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  132. rdev->gart.ready = true;
  133. return 0;
  134. }
  135. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  136. {
  137. u32 tmp;
  138. int r;
  139. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  140. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  141. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  142. if (rdev->gart.table.vram.robj) {
  143. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  144. if (likely(r == 0)) {
  145. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  146. radeon_bo_unpin(rdev->gart.table.vram.robj);
  147. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  148. }
  149. }
  150. }
  151. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  152. {
  153. rv370_pcie_gart_disable(rdev);
  154. radeon_gart_table_vram_free(rdev);
  155. radeon_gart_fini(rdev);
  156. }
  157. void r300_fence_ring_emit(struct radeon_device *rdev,
  158. struct radeon_fence *fence)
  159. {
  160. /* Who ever call radeon_fence_emit should call ring_lock and ask
  161. * for enough space (today caller are ib schedule and buffer move) */
  162. /* Write SC register so SC & US assert idle */
  163. radeon_ring_write(rdev, PACKET0(0x43E0, 0));
  164. radeon_ring_write(rdev, 0);
  165. radeon_ring_write(rdev, PACKET0(0x43E4, 0));
  166. radeon_ring_write(rdev, 0);
  167. /* Flush 3D cache */
  168. radeon_ring_write(rdev, PACKET0(0x4E4C, 0));
  169. radeon_ring_write(rdev, (2 << 0));
  170. radeon_ring_write(rdev, PACKET0(0x4F18, 0));
  171. radeon_ring_write(rdev, (1 << 0));
  172. /* Wait until IDLE & CLEAN */
  173. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  174. radeon_ring_write(rdev, (1 << 17) | (1 << 16) | (1 << 9));
  175. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  176. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  177. RADEON_HDP_READ_BUFFER_INVALIDATE);
  178. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  179. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  180. /* Emit fence sequence & fire IRQ */
  181. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  182. radeon_ring_write(rdev, fence->seq);
  183. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  184. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  185. }
  186. int r300_copy_dma(struct radeon_device *rdev,
  187. uint64_t src_offset,
  188. uint64_t dst_offset,
  189. unsigned num_pages,
  190. struct radeon_fence *fence)
  191. {
  192. uint32_t size;
  193. uint32_t cur_size;
  194. int i, num_loops;
  195. int r = 0;
  196. /* radeon pitch is /64 */
  197. size = num_pages << PAGE_SHIFT;
  198. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  199. r = radeon_ring_lock(rdev, num_loops * 4 + 64);
  200. if (r) {
  201. DRM_ERROR("radeon: moving bo (%d).\n", r);
  202. return r;
  203. }
  204. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  205. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0 ));
  206. radeon_ring_write(rdev, (1 << 16));
  207. for (i = 0; i < num_loops; i++) {
  208. cur_size = size;
  209. if (cur_size > 0x1FFFFF) {
  210. cur_size = 0x1FFFFF;
  211. }
  212. size -= cur_size;
  213. radeon_ring_write(rdev, PACKET0(0x720, 2));
  214. radeon_ring_write(rdev, src_offset);
  215. radeon_ring_write(rdev, dst_offset);
  216. radeon_ring_write(rdev, cur_size | (1 << 31) | (1 << 30));
  217. src_offset += cur_size;
  218. dst_offset += cur_size;
  219. }
  220. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  221. radeon_ring_write(rdev, RADEON_WAIT_DMA_GUI_IDLE);
  222. if (fence) {
  223. r = radeon_fence_emit(rdev, fence);
  224. }
  225. radeon_ring_unlock_commit(rdev);
  226. return r;
  227. }
  228. void r300_ring_start(struct radeon_device *rdev)
  229. {
  230. unsigned gb_tile_config;
  231. int r;
  232. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  233. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  234. switch(rdev->num_gb_pipes) {
  235. case 2:
  236. gb_tile_config |= R300_PIPE_COUNT_R300;
  237. break;
  238. case 3:
  239. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  240. break;
  241. case 4:
  242. gb_tile_config |= R300_PIPE_COUNT_R420;
  243. break;
  244. case 1:
  245. default:
  246. gb_tile_config |= R300_PIPE_COUNT_RV350;
  247. break;
  248. }
  249. r = radeon_ring_lock(rdev, 64);
  250. if (r) {
  251. return;
  252. }
  253. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  254. radeon_ring_write(rdev,
  255. RADEON_ISYNC_ANY2D_IDLE3D |
  256. RADEON_ISYNC_ANY3D_IDLE2D |
  257. RADEON_ISYNC_WAIT_IDLEGUI |
  258. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  259. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  260. radeon_ring_write(rdev, gb_tile_config);
  261. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  262. radeon_ring_write(rdev,
  263. RADEON_WAIT_2D_IDLECLEAN |
  264. RADEON_WAIT_3D_IDLECLEAN);
  265. radeon_ring_write(rdev, PACKET0(0x170C, 0));
  266. radeon_ring_write(rdev, 1 << 31);
  267. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  268. radeon_ring_write(rdev, 0);
  269. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  270. radeon_ring_write(rdev, 0);
  271. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  272. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  273. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  274. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  275. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  276. radeon_ring_write(rdev,
  277. RADEON_WAIT_2D_IDLECLEAN |
  278. RADEON_WAIT_3D_IDLECLEAN);
  279. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  280. radeon_ring_write(rdev, 0);
  281. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  282. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  283. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  284. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  285. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  286. radeon_ring_write(rdev,
  287. ((6 << R300_MS_X0_SHIFT) |
  288. (6 << R300_MS_Y0_SHIFT) |
  289. (6 << R300_MS_X1_SHIFT) |
  290. (6 << R300_MS_Y1_SHIFT) |
  291. (6 << R300_MS_X2_SHIFT) |
  292. (6 << R300_MS_Y2_SHIFT) |
  293. (6 << R300_MSBD0_Y_SHIFT) |
  294. (6 << R300_MSBD0_X_SHIFT)));
  295. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  296. radeon_ring_write(rdev,
  297. ((6 << R300_MS_X3_SHIFT) |
  298. (6 << R300_MS_Y3_SHIFT) |
  299. (6 << R300_MS_X4_SHIFT) |
  300. (6 << R300_MS_Y4_SHIFT) |
  301. (6 << R300_MS_X5_SHIFT) |
  302. (6 << R300_MS_Y5_SHIFT) |
  303. (6 << R300_MSBD1_SHIFT)));
  304. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  305. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  306. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  307. radeon_ring_write(rdev,
  308. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  309. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  310. radeon_ring_write(rdev,
  311. R300_GEOMETRY_ROUND_NEAREST |
  312. R300_COLOR_ROUND_NEAREST);
  313. radeon_ring_unlock_commit(rdev);
  314. }
  315. void r300_errata(struct radeon_device *rdev)
  316. {
  317. rdev->pll_errata = 0;
  318. if (rdev->family == CHIP_R300 &&
  319. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  320. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  321. }
  322. }
  323. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  324. {
  325. unsigned i;
  326. uint32_t tmp;
  327. for (i = 0; i < rdev->usec_timeout; i++) {
  328. /* read MC_STATUS */
  329. tmp = RREG32(0x0150);
  330. if (tmp & (1 << 4)) {
  331. return 0;
  332. }
  333. DRM_UDELAY(1);
  334. }
  335. return -1;
  336. }
  337. void r300_gpu_init(struct radeon_device *rdev)
  338. {
  339. uint32_t gb_tile_config, tmp;
  340. r100_hdp_reset(rdev);
  341. /* FIXME: rv380 one pipes ? */
  342. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  343. /* r300,r350 */
  344. rdev->num_gb_pipes = 2;
  345. } else {
  346. /* rv350,rv370,rv380 */
  347. rdev->num_gb_pipes = 1;
  348. }
  349. rdev->num_z_pipes = 1;
  350. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  351. switch (rdev->num_gb_pipes) {
  352. case 2:
  353. gb_tile_config |= R300_PIPE_COUNT_R300;
  354. break;
  355. case 3:
  356. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  357. break;
  358. case 4:
  359. gb_tile_config |= R300_PIPE_COUNT_R420;
  360. break;
  361. default:
  362. case 1:
  363. gb_tile_config |= R300_PIPE_COUNT_RV350;
  364. break;
  365. }
  366. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  367. if (r100_gui_wait_for_idle(rdev)) {
  368. printk(KERN_WARNING "Failed to wait GUI idle while "
  369. "programming pipes. Bad things might happen.\n");
  370. }
  371. tmp = RREG32(0x170C);
  372. WREG32(0x170C, tmp | (1 << 31));
  373. WREG32(R300_RB2D_DSTCACHE_MODE,
  374. R300_DC_AUTOFLUSH_ENABLE |
  375. R300_DC_DC_DISABLE_IGNORE_PE);
  376. if (r100_gui_wait_for_idle(rdev)) {
  377. printk(KERN_WARNING "Failed to wait GUI idle while "
  378. "programming pipes. Bad things might happen.\n");
  379. }
  380. if (r300_mc_wait_for_idle(rdev)) {
  381. printk(KERN_WARNING "Failed to wait MC idle while "
  382. "programming pipes. Bad things might happen.\n");
  383. }
  384. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  385. rdev->num_gb_pipes, rdev->num_z_pipes);
  386. }
  387. int r300_ga_reset(struct radeon_device *rdev)
  388. {
  389. uint32_t tmp;
  390. bool reinit_cp;
  391. int i;
  392. reinit_cp = rdev->cp.ready;
  393. rdev->cp.ready = false;
  394. for (i = 0; i < rdev->usec_timeout; i++) {
  395. WREG32(RADEON_CP_CSQ_MODE, 0);
  396. WREG32(RADEON_CP_CSQ_CNTL, 0);
  397. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  398. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  399. udelay(200);
  400. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  401. /* Wait to prevent race in RBBM_STATUS */
  402. mdelay(1);
  403. tmp = RREG32(RADEON_RBBM_STATUS);
  404. if (tmp & ((1 << 20) | (1 << 26))) {
  405. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  406. /* GA still busy soft reset it */
  407. WREG32(0x429C, 0x200);
  408. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  409. WREG32(0x43E0, 0);
  410. WREG32(0x43E4, 0);
  411. WREG32(0x24AC, 0);
  412. }
  413. /* Wait to prevent race in RBBM_STATUS */
  414. mdelay(1);
  415. tmp = RREG32(RADEON_RBBM_STATUS);
  416. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  417. break;
  418. }
  419. }
  420. for (i = 0; i < rdev->usec_timeout; i++) {
  421. tmp = RREG32(RADEON_RBBM_STATUS);
  422. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  423. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  424. tmp);
  425. if (reinit_cp) {
  426. return r100_cp_init(rdev, rdev->cp.ring_size);
  427. }
  428. return 0;
  429. }
  430. DRM_UDELAY(1);
  431. }
  432. tmp = RREG32(RADEON_RBBM_STATUS);
  433. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  434. return -1;
  435. }
  436. int r300_gpu_reset(struct radeon_device *rdev)
  437. {
  438. uint32_t status;
  439. /* reset order likely matter */
  440. status = RREG32(RADEON_RBBM_STATUS);
  441. /* reset HDP */
  442. r100_hdp_reset(rdev);
  443. /* reset rb2d */
  444. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  445. r100_rb2d_reset(rdev);
  446. }
  447. /* reset GA */
  448. if (status & ((1 << 20) | (1 << 26))) {
  449. r300_ga_reset(rdev);
  450. }
  451. /* reset CP */
  452. status = RREG32(RADEON_RBBM_STATUS);
  453. if (status & (1 << 16)) {
  454. r100_cp_reset(rdev);
  455. }
  456. /* Check if GPU is idle */
  457. status = RREG32(RADEON_RBBM_STATUS);
  458. if (status & (1 << 31)) {
  459. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  460. return -1;
  461. }
  462. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  463. return 0;
  464. }
  465. /*
  466. * r300,r350,rv350,rv380 VRAM info
  467. */
  468. void r300_vram_info(struct radeon_device *rdev)
  469. {
  470. uint32_t tmp;
  471. /* DDR for all card after R300 & IGP */
  472. rdev->mc.vram_is_ddr = true;
  473. tmp = RREG32(RADEON_MEM_CNTL);
  474. if (tmp & R300_MEM_NUM_CHANNELS_MASK) {
  475. rdev->mc.vram_width = 128;
  476. } else {
  477. rdev->mc.vram_width = 64;
  478. }
  479. r100_vram_init_sizes(rdev);
  480. }
  481. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  482. {
  483. uint32_t link_width_cntl, mask;
  484. if (rdev->flags & RADEON_IS_IGP)
  485. return;
  486. if (!(rdev->flags & RADEON_IS_PCIE))
  487. return;
  488. /* FIXME wait for idle */
  489. switch (lanes) {
  490. case 0:
  491. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  492. break;
  493. case 1:
  494. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  495. break;
  496. case 2:
  497. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  498. break;
  499. case 4:
  500. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  501. break;
  502. case 8:
  503. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  504. break;
  505. case 12:
  506. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  507. break;
  508. case 16:
  509. default:
  510. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  511. break;
  512. }
  513. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  514. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  515. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  516. return;
  517. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  518. RADEON_PCIE_LC_RECONFIG_NOW |
  519. RADEON_PCIE_LC_RECONFIG_LATER |
  520. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  521. link_width_cntl |= mask;
  522. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  523. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  524. RADEON_PCIE_LC_RECONFIG_NOW));
  525. /* wait for lane set to complete */
  526. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  527. while (link_width_cntl == 0xffffffff)
  528. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  529. }
  530. #if defined(CONFIG_DEBUG_FS)
  531. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  532. {
  533. struct drm_info_node *node = (struct drm_info_node *) m->private;
  534. struct drm_device *dev = node->minor->dev;
  535. struct radeon_device *rdev = dev->dev_private;
  536. uint32_t tmp;
  537. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  538. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  539. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  540. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  541. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  542. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  543. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  544. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  545. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  546. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  547. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  548. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  549. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  550. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  551. return 0;
  552. }
  553. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  554. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  555. };
  556. #endif
  557. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  558. {
  559. #if defined(CONFIG_DEBUG_FS)
  560. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  561. #else
  562. return 0;
  563. #endif
  564. }
  565. static int r300_packet0_check(struct radeon_cs_parser *p,
  566. struct radeon_cs_packet *pkt,
  567. unsigned idx, unsigned reg)
  568. {
  569. struct radeon_cs_reloc *reloc;
  570. struct r100_cs_track *track;
  571. volatile uint32_t *ib;
  572. uint32_t tmp, tile_flags = 0;
  573. unsigned i;
  574. int r;
  575. u32 idx_value;
  576. ib = p->ib->ptr;
  577. track = (struct r100_cs_track *)p->track;
  578. idx_value = radeon_get_ib_value(p, idx);
  579. switch(reg) {
  580. case AVIVO_D1MODE_VLINE_START_END:
  581. case RADEON_CRTC_GUI_TRIG_VLINE:
  582. r = r100_cs_packet_parse_vline(p);
  583. if (r) {
  584. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  585. idx, reg);
  586. r100_cs_dump_packet(p, pkt);
  587. return r;
  588. }
  589. break;
  590. case RADEON_DST_PITCH_OFFSET:
  591. case RADEON_SRC_PITCH_OFFSET:
  592. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  593. if (r)
  594. return r;
  595. break;
  596. case R300_RB3D_COLOROFFSET0:
  597. case R300_RB3D_COLOROFFSET1:
  598. case R300_RB3D_COLOROFFSET2:
  599. case R300_RB3D_COLOROFFSET3:
  600. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  601. r = r100_cs_packet_next_reloc(p, &reloc);
  602. if (r) {
  603. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  604. idx, reg);
  605. r100_cs_dump_packet(p, pkt);
  606. return r;
  607. }
  608. track->cb[i].robj = reloc->robj;
  609. track->cb[i].offset = idx_value;
  610. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  611. break;
  612. case R300_ZB_DEPTHOFFSET:
  613. r = r100_cs_packet_next_reloc(p, &reloc);
  614. if (r) {
  615. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  616. idx, reg);
  617. r100_cs_dump_packet(p, pkt);
  618. return r;
  619. }
  620. track->zb.robj = reloc->robj;
  621. track->zb.offset = idx_value;
  622. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  623. break;
  624. case R300_TX_OFFSET_0:
  625. case R300_TX_OFFSET_0+4:
  626. case R300_TX_OFFSET_0+8:
  627. case R300_TX_OFFSET_0+12:
  628. case R300_TX_OFFSET_0+16:
  629. case R300_TX_OFFSET_0+20:
  630. case R300_TX_OFFSET_0+24:
  631. case R300_TX_OFFSET_0+28:
  632. case R300_TX_OFFSET_0+32:
  633. case R300_TX_OFFSET_0+36:
  634. case R300_TX_OFFSET_0+40:
  635. case R300_TX_OFFSET_0+44:
  636. case R300_TX_OFFSET_0+48:
  637. case R300_TX_OFFSET_0+52:
  638. case R300_TX_OFFSET_0+56:
  639. case R300_TX_OFFSET_0+60:
  640. i = (reg - R300_TX_OFFSET_0) >> 2;
  641. r = r100_cs_packet_next_reloc(p, &reloc);
  642. if (r) {
  643. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  644. idx, reg);
  645. r100_cs_dump_packet(p, pkt);
  646. return r;
  647. }
  648. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  649. tile_flags |= R300_TXO_MACRO_TILE;
  650. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  651. tile_flags |= R300_TXO_MICRO_TILE;
  652. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  653. tmp |= tile_flags;
  654. ib[idx] = tmp;
  655. track->textures[i].robj = reloc->robj;
  656. break;
  657. /* Tracked registers */
  658. case 0x2084:
  659. /* VAP_VF_CNTL */
  660. track->vap_vf_cntl = idx_value;
  661. break;
  662. case 0x20B4:
  663. /* VAP_VTX_SIZE */
  664. track->vtx_size = idx_value & 0x7F;
  665. break;
  666. case 0x2134:
  667. /* VAP_VF_MAX_VTX_INDX */
  668. track->max_indx = idx_value & 0x00FFFFFFUL;
  669. break;
  670. case 0x43E4:
  671. /* SC_SCISSOR1 */
  672. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  673. if (p->rdev->family < CHIP_RV515) {
  674. track->maxy -= 1440;
  675. }
  676. break;
  677. case 0x4E00:
  678. /* RB3D_CCTL */
  679. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  680. break;
  681. case 0x4E38:
  682. case 0x4E3C:
  683. case 0x4E40:
  684. case 0x4E44:
  685. /* RB3D_COLORPITCH0 */
  686. /* RB3D_COLORPITCH1 */
  687. /* RB3D_COLORPITCH2 */
  688. /* RB3D_COLORPITCH3 */
  689. r = r100_cs_packet_next_reloc(p, &reloc);
  690. if (r) {
  691. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  692. idx, reg);
  693. r100_cs_dump_packet(p, pkt);
  694. return r;
  695. }
  696. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  697. tile_flags |= R300_COLOR_TILE_ENABLE;
  698. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  699. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  700. tmp = idx_value & ~(0x7 << 16);
  701. tmp |= tile_flags;
  702. ib[idx] = tmp;
  703. i = (reg - 0x4E38) >> 2;
  704. track->cb[i].pitch = idx_value & 0x3FFE;
  705. switch (((idx_value >> 21) & 0xF)) {
  706. case 9:
  707. case 11:
  708. case 12:
  709. track->cb[i].cpp = 1;
  710. break;
  711. case 3:
  712. case 4:
  713. case 13:
  714. case 15:
  715. track->cb[i].cpp = 2;
  716. break;
  717. case 6:
  718. track->cb[i].cpp = 4;
  719. break;
  720. case 10:
  721. track->cb[i].cpp = 8;
  722. break;
  723. case 7:
  724. track->cb[i].cpp = 16;
  725. break;
  726. default:
  727. DRM_ERROR("Invalid color buffer format (%d) !\n",
  728. ((idx_value >> 21) & 0xF));
  729. return -EINVAL;
  730. }
  731. break;
  732. case 0x4F00:
  733. /* ZB_CNTL */
  734. if (idx_value & 2) {
  735. track->z_enabled = true;
  736. } else {
  737. track->z_enabled = false;
  738. }
  739. break;
  740. case 0x4F10:
  741. /* ZB_FORMAT */
  742. switch ((idx_value & 0xF)) {
  743. case 0:
  744. case 1:
  745. track->zb.cpp = 2;
  746. break;
  747. case 2:
  748. track->zb.cpp = 4;
  749. break;
  750. default:
  751. DRM_ERROR("Invalid z buffer format (%d) !\n",
  752. (idx_value & 0xF));
  753. return -EINVAL;
  754. }
  755. break;
  756. case 0x4F24:
  757. /* ZB_DEPTHPITCH */
  758. r = r100_cs_packet_next_reloc(p, &reloc);
  759. if (r) {
  760. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  761. idx, reg);
  762. r100_cs_dump_packet(p, pkt);
  763. return r;
  764. }
  765. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  766. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  767. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  768. tile_flags |= R300_DEPTHMICROTILE_TILED;;
  769. tmp = idx_value & ~(0x7 << 16);
  770. tmp |= tile_flags;
  771. ib[idx] = tmp;
  772. track->zb.pitch = idx_value & 0x3FFC;
  773. break;
  774. case 0x4104:
  775. for (i = 0; i < 16; i++) {
  776. bool enabled;
  777. enabled = !!(idx_value & (1 << i));
  778. track->textures[i].enabled = enabled;
  779. }
  780. break;
  781. case 0x44C0:
  782. case 0x44C4:
  783. case 0x44C8:
  784. case 0x44CC:
  785. case 0x44D0:
  786. case 0x44D4:
  787. case 0x44D8:
  788. case 0x44DC:
  789. case 0x44E0:
  790. case 0x44E4:
  791. case 0x44E8:
  792. case 0x44EC:
  793. case 0x44F0:
  794. case 0x44F4:
  795. case 0x44F8:
  796. case 0x44FC:
  797. /* TX_FORMAT1_[0-15] */
  798. i = (reg - 0x44C0) >> 2;
  799. tmp = (idx_value >> 25) & 0x3;
  800. track->textures[i].tex_coord_type = tmp;
  801. switch ((idx_value & 0x1F)) {
  802. case R300_TX_FORMAT_X8:
  803. case R300_TX_FORMAT_Y4X4:
  804. case R300_TX_FORMAT_Z3Y3X2:
  805. track->textures[i].cpp = 1;
  806. break;
  807. case R300_TX_FORMAT_X16:
  808. case R300_TX_FORMAT_Y8X8:
  809. case R300_TX_FORMAT_Z5Y6X5:
  810. case R300_TX_FORMAT_Z6Y5X5:
  811. case R300_TX_FORMAT_W4Z4Y4X4:
  812. case R300_TX_FORMAT_W1Z5Y5X5:
  813. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  814. case R300_TX_FORMAT_B8G8_B8G8:
  815. case R300_TX_FORMAT_G8R8_G8B8:
  816. track->textures[i].cpp = 2;
  817. break;
  818. case R300_TX_FORMAT_Y16X16:
  819. case R300_TX_FORMAT_Z11Y11X10:
  820. case R300_TX_FORMAT_Z10Y11X11:
  821. case R300_TX_FORMAT_W8Z8Y8X8:
  822. case R300_TX_FORMAT_W2Z10Y10X10:
  823. case 0x17:
  824. case R300_TX_FORMAT_FL_I32:
  825. case 0x1e:
  826. track->textures[i].cpp = 4;
  827. break;
  828. case R300_TX_FORMAT_W16Z16Y16X16:
  829. case R300_TX_FORMAT_FL_R16G16B16A16:
  830. case R300_TX_FORMAT_FL_I32A32:
  831. track->textures[i].cpp = 8;
  832. break;
  833. case R300_TX_FORMAT_FL_R32G32B32A32:
  834. track->textures[i].cpp = 16;
  835. break;
  836. case R300_TX_FORMAT_DXT1:
  837. track->textures[i].cpp = 1;
  838. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  839. break;
  840. case R300_TX_FORMAT_ATI2N:
  841. if (p->rdev->family < CHIP_R420) {
  842. DRM_ERROR("Invalid texture format %u\n",
  843. (idx_value & 0x1F));
  844. return -EINVAL;
  845. }
  846. /* The same rules apply as for DXT3/5. */
  847. /* Pass through. */
  848. case R300_TX_FORMAT_DXT3:
  849. case R300_TX_FORMAT_DXT5:
  850. track->textures[i].cpp = 1;
  851. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  852. break;
  853. default:
  854. DRM_ERROR("Invalid texture format %u\n",
  855. (idx_value & 0x1F));
  856. return -EINVAL;
  857. break;
  858. }
  859. break;
  860. case 0x4400:
  861. case 0x4404:
  862. case 0x4408:
  863. case 0x440C:
  864. case 0x4410:
  865. case 0x4414:
  866. case 0x4418:
  867. case 0x441C:
  868. case 0x4420:
  869. case 0x4424:
  870. case 0x4428:
  871. case 0x442C:
  872. case 0x4430:
  873. case 0x4434:
  874. case 0x4438:
  875. case 0x443C:
  876. /* TX_FILTER0_[0-15] */
  877. i = (reg - 0x4400) >> 2;
  878. tmp = idx_value & 0x7;
  879. if (tmp == 2 || tmp == 4 || tmp == 6) {
  880. track->textures[i].roundup_w = false;
  881. }
  882. tmp = (idx_value >> 3) & 0x7;
  883. if (tmp == 2 || tmp == 4 || tmp == 6) {
  884. track->textures[i].roundup_h = false;
  885. }
  886. break;
  887. case 0x4500:
  888. case 0x4504:
  889. case 0x4508:
  890. case 0x450C:
  891. case 0x4510:
  892. case 0x4514:
  893. case 0x4518:
  894. case 0x451C:
  895. case 0x4520:
  896. case 0x4524:
  897. case 0x4528:
  898. case 0x452C:
  899. case 0x4530:
  900. case 0x4534:
  901. case 0x4538:
  902. case 0x453C:
  903. /* TX_FORMAT2_[0-15] */
  904. i = (reg - 0x4500) >> 2;
  905. tmp = idx_value & 0x3FFF;
  906. track->textures[i].pitch = tmp + 1;
  907. if (p->rdev->family >= CHIP_RV515) {
  908. tmp = ((idx_value >> 15) & 1) << 11;
  909. track->textures[i].width_11 = tmp;
  910. tmp = ((idx_value >> 16) & 1) << 11;
  911. track->textures[i].height_11 = tmp;
  912. /* ATI1N */
  913. if (idx_value & (1 << 14)) {
  914. /* The same rules apply as for DXT1. */
  915. track->textures[i].compress_format =
  916. R100_TRACK_COMP_DXT1;
  917. }
  918. } else if (idx_value & (1 << 14)) {
  919. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  920. return -EINVAL;
  921. }
  922. break;
  923. case 0x4480:
  924. case 0x4484:
  925. case 0x4488:
  926. case 0x448C:
  927. case 0x4490:
  928. case 0x4494:
  929. case 0x4498:
  930. case 0x449C:
  931. case 0x44A0:
  932. case 0x44A4:
  933. case 0x44A8:
  934. case 0x44AC:
  935. case 0x44B0:
  936. case 0x44B4:
  937. case 0x44B8:
  938. case 0x44BC:
  939. /* TX_FORMAT0_[0-15] */
  940. i = (reg - 0x4480) >> 2;
  941. tmp = idx_value & 0x7FF;
  942. track->textures[i].width = tmp + 1;
  943. tmp = (idx_value >> 11) & 0x7FF;
  944. track->textures[i].height = tmp + 1;
  945. tmp = (idx_value >> 26) & 0xF;
  946. track->textures[i].num_levels = tmp;
  947. tmp = idx_value & (1 << 31);
  948. track->textures[i].use_pitch = !!tmp;
  949. tmp = (idx_value >> 22) & 0xF;
  950. track->textures[i].txdepth = tmp;
  951. break;
  952. case R300_ZB_ZPASS_ADDR:
  953. r = r100_cs_packet_next_reloc(p, &reloc);
  954. if (r) {
  955. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  956. idx, reg);
  957. r100_cs_dump_packet(p, pkt);
  958. return r;
  959. }
  960. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  961. break;
  962. case 0x4e0c:
  963. /* RB3D_COLOR_CHANNEL_MASK */
  964. track->color_channel_mask = idx_value;
  965. break;
  966. case 0x4d1c:
  967. /* ZB_BW_CNTL */
  968. track->fastfill = !!(idx_value & (1 << 2));
  969. break;
  970. case 0x4e04:
  971. /* RB3D_BLENDCNTL */
  972. track->blend_read_enable = !!(idx_value & (1 << 2));
  973. break;
  974. case 0x4be8:
  975. /* valid register only on RV530 */
  976. if (p->rdev->family == CHIP_RV530)
  977. break;
  978. /* fallthrough do not move */
  979. default:
  980. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  981. reg, idx);
  982. return -EINVAL;
  983. }
  984. return 0;
  985. }
  986. static int r300_packet3_check(struct radeon_cs_parser *p,
  987. struct radeon_cs_packet *pkt)
  988. {
  989. struct radeon_cs_reloc *reloc;
  990. struct r100_cs_track *track;
  991. volatile uint32_t *ib;
  992. unsigned idx;
  993. int r;
  994. ib = p->ib->ptr;
  995. idx = pkt->idx + 1;
  996. track = (struct r100_cs_track *)p->track;
  997. switch(pkt->opcode) {
  998. case PACKET3_3D_LOAD_VBPNTR:
  999. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1000. if (r)
  1001. return r;
  1002. break;
  1003. case PACKET3_INDX_BUFFER:
  1004. r = r100_cs_packet_next_reloc(p, &reloc);
  1005. if (r) {
  1006. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1007. r100_cs_dump_packet(p, pkt);
  1008. return r;
  1009. }
  1010. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1011. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1012. if (r) {
  1013. return r;
  1014. }
  1015. break;
  1016. /* Draw packet */
  1017. case PACKET3_3D_DRAW_IMMD:
  1018. /* Number of dwords is vtx_size * (num_vertices - 1)
  1019. * PRIM_WALK must be equal to 3 vertex data in embedded
  1020. * in cmd stream */
  1021. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1022. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1023. return -EINVAL;
  1024. }
  1025. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1026. track->immd_dwords = pkt->count - 1;
  1027. r = r100_cs_track_check(p->rdev, track);
  1028. if (r) {
  1029. return r;
  1030. }
  1031. break;
  1032. case PACKET3_3D_DRAW_IMMD_2:
  1033. /* Number of dwords is vtx_size * (num_vertices - 1)
  1034. * PRIM_WALK must be equal to 3 vertex data in embedded
  1035. * in cmd stream */
  1036. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1037. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1038. return -EINVAL;
  1039. }
  1040. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1041. track->immd_dwords = pkt->count;
  1042. r = r100_cs_track_check(p->rdev, track);
  1043. if (r) {
  1044. return r;
  1045. }
  1046. break;
  1047. case PACKET3_3D_DRAW_VBUF:
  1048. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1049. r = r100_cs_track_check(p->rdev, track);
  1050. if (r) {
  1051. return r;
  1052. }
  1053. break;
  1054. case PACKET3_3D_DRAW_VBUF_2:
  1055. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1056. r = r100_cs_track_check(p->rdev, track);
  1057. if (r) {
  1058. return r;
  1059. }
  1060. break;
  1061. case PACKET3_3D_DRAW_INDX:
  1062. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1063. r = r100_cs_track_check(p->rdev, track);
  1064. if (r) {
  1065. return r;
  1066. }
  1067. break;
  1068. case PACKET3_3D_DRAW_INDX_2:
  1069. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1070. r = r100_cs_track_check(p->rdev, track);
  1071. if (r) {
  1072. return r;
  1073. }
  1074. break;
  1075. case PACKET3_NOP:
  1076. break;
  1077. default:
  1078. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1079. return -EINVAL;
  1080. }
  1081. return 0;
  1082. }
  1083. int r300_cs_parse(struct radeon_cs_parser *p)
  1084. {
  1085. struct radeon_cs_packet pkt;
  1086. struct r100_cs_track *track;
  1087. int r;
  1088. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1089. r100_cs_track_clear(p->rdev, track);
  1090. p->track = track;
  1091. do {
  1092. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1093. if (r) {
  1094. return r;
  1095. }
  1096. p->idx += pkt.count + 2;
  1097. switch (pkt.type) {
  1098. case PACKET_TYPE0:
  1099. r = r100_cs_parse_packet0(p, &pkt,
  1100. p->rdev->config.r300.reg_safe_bm,
  1101. p->rdev->config.r300.reg_safe_bm_size,
  1102. &r300_packet0_check);
  1103. break;
  1104. case PACKET_TYPE2:
  1105. break;
  1106. case PACKET_TYPE3:
  1107. r = r300_packet3_check(p, &pkt);
  1108. break;
  1109. default:
  1110. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1111. return -EINVAL;
  1112. }
  1113. if (r) {
  1114. return r;
  1115. }
  1116. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1117. return 0;
  1118. }
  1119. void r300_set_reg_safe(struct radeon_device *rdev)
  1120. {
  1121. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1122. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1123. }
  1124. void r300_mc_program(struct radeon_device *rdev)
  1125. {
  1126. struct r100_mc_save save;
  1127. int r;
  1128. r = r100_debugfs_mc_info_init(rdev);
  1129. if (r) {
  1130. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1131. }
  1132. /* Stops all mc clients */
  1133. r100_mc_stop(rdev, &save);
  1134. if (rdev->flags & RADEON_IS_AGP) {
  1135. WREG32(R_00014C_MC_AGP_LOCATION,
  1136. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1137. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1138. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1139. WREG32(R_00015C_AGP_BASE_2,
  1140. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1141. } else {
  1142. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1143. WREG32(R_000170_AGP_BASE, 0);
  1144. WREG32(R_00015C_AGP_BASE_2, 0);
  1145. }
  1146. /* Wait for mc idle */
  1147. if (r300_mc_wait_for_idle(rdev))
  1148. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1149. /* Program MC, should be a 32bits limited address space */
  1150. WREG32(R_000148_MC_FB_LOCATION,
  1151. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1152. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1153. r100_mc_resume(rdev, &save);
  1154. }
  1155. void r300_clock_startup(struct radeon_device *rdev)
  1156. {
  1157. u32 tmp;
  1158. if (radeon_dynclks != -1 && radeon_dynclks)
  1159. radeon_legacy_set_clock_gating(rdev, 1);
  1160. /* We need to force on some of the block */
  1161. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1162. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1163. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1164. tmp |= S_00000D_FORCE_VAP(1);
  1165. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1166. }
  1167. static int r300_startup(struct radeon_device *rdev)
  1168. {
  1169. int r;
  1170. /* set common regs */
  1171. r100_set_common_regs(rdev);
  1172. /* program mc */
  1173. r300_mc_program(rdev);
  1174. /* Resume clock */
  1175. r300_clock_startup(rdev);
  1176. /* Initialize GPU configuration (# pipes, ...) */
  1177. r300_gpu_init(rdev);
  1178. /* Initialize GART (initialize after TTM so we can allocate
  1179. * memory through TTM but finalize after TTM) */
  1180. if (rdev->flags & RADEON_IS_PCIE) {
  1181. r = rv370_pcie_gart_enable(rdev);
  1182. if (r)
  1183. return r;
  1184. }
  1185. if (rdev->family == CHIP_R300 ||
  1186. rdev->family == CHIP_R350 ||
  1187. rdev->family == CHIP_RV350)
  1188. r100_enable_bm(rdev);
  1189. if (rdev->flags & RADEON_IS_PCI) {
  1190. r = r100_pci_gart_enable(rdev);
  1191. if (r)
  1192. return r;
  1193. }
  1194. /* Enable IRQ */
  1195. r100_irq_set(rdev);
  1196. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1197. /* 1M ring buffer */
  1198. r = r100_cp_init(rdev, 1024 * 1024);
  1199. if (r) {
  1200. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1201. return r;
  1202. }
  1203. r = r100_wb_init(rdev);
  1204. if (r)
  1205. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1206. r = r100_ib_init(rdev);
  1207. if (r) {
  1208. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1209. return r;
  1210. }
  1211. return 0;
  1212. }
  1213. int r300_resume(struct radeon_device *rdev)
  1214. {
  1215. /* Make sur GART are not working */
  1216. if (rdev->flags & RADEON_IS_PCIE)
  1217. rv370_pcie_gart_disable(rdev);
  1218. if (rdev->flags & RADEON_IS_PCI)
  1219. r100_pci_gart_disable(rdev);
  1220. /* Resume clock before doing reset */
  1221. r300_clock_startup(rdev);
  1222. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1223. if (radeon_gpu_reset(rdev)) {
  1224. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1225. RREG32(R_000E40_RBBM_STATUS),
  1226. RREG32(R_0007C0_CP_STAT));
  1227. }
  1228. /* post */
  1229. radeon_combios_asic_init(rdev->ddev);
  1230. /* Resume clock after posting */
  1231. r300_clock_startup(rdev);
  1232. /* Initialize surface registers */
  1233. radeon_surface_init(rdev);
  1234. return r300_startup(rdev);
  1235. }
  1236. int r300_suspend(struct radeon_device *rdev)
  1237. {
  1238. r100_cp_disable(rdev);
  1239. r100_wb_disable(rdev);
  1240. r100_irq_disable(rdev);
  1241. if (rdev->flags & RADEON_IS_PCIE)
  1242. rv370_pcie_gart_disable(rdev);
  1243. if (rdev->flags & RADEON_IS_PCI)
  1244. r100_pci_gart_disable(rdev);
  1245. return 0;
  1246. }
  1247. void r300_fini(struct radeon_device *rdev)
  1248. {
  1249. r300_suspend(rdev);
  1250. r100_cp_fini(rdev);
  1251. r100_wb_fini(rdev);
  1252. r100_ib_fini(rdev);
  1253. radeon_gem_fini(rdev);
  1254. if (rdev->flags & RADEON_IS_PCIE)
  1255. rv370_pcie_gart_fini(rdev);
  1256. if (rdev->flags & RADEON_IS_PCI)
  1257. r100_pci_gart_fini(rdev);
  1258. radeon_agp_fini(rdev);
  1259. radeon_irq_kms_fini(rdev);
  1260. radeon_fence_driver_fini(rdev);
  1261. radeon_bo_fini(rdev);
  1262. radeon_atombios_fini(rdev);
  1263. kfree(rdev->bios);
  1264. rdev->bios = NULL;
  1265. }
  1266. int r300_init(struct radeon_device *rdev)
  1267. {
  1268. int r;
  1269. /* Disable VGA */
  1270. r100_vga_render_disable(rdev);
  1271. /* Initialize scratch registers */
  1272. radeon_scratch_init(rdev);
  1273. /* Initialize surface registers */
  1274. radeon_surface_init(rdev);
  1275. /* TODO: disable VGA need to use VGA request */
  1276. /* BIOS*/
  1277. if (!radeon_get_bios(rdev)) {
  1278. if (ASIC_IS_AVIVO(rdev))
  1279. return -EINVAL;
  1280. }
  1281. if (rdev->is_atom_bios) {
  1282. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1283. return -EINVAL;
  1284. } else {
  1285. r = radeon_combios_init(rdev);
  1286. if (r)
  1287. return r;
  1288. }
  1289. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1290. if (radeon_gpu_reset(rdev)) {
  1291. dev_warn(rdev->dev,
  1292. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1293. RREG32(R_000E40_RBBM_STATUS),
  1294. RREG32(R_0007C0_CP_STAT));
  1295. }
  1296. /* check if cards are posted or not */
  1297. if (radeon_boot_test_post_card(rdev) == false)
  1298. return -EINVAL;
  1299. /* Set asic errata */
  1300. r300_errata(rdev);
  1301. /* Initialize clocks */
  1302. radeon_get_clock_info(rdev->ddev);
  1303. /* Initialize power management */
  1304. radeon_pm_init(rdev);
  1305. /* Get vram informations */
  1306. r300_vram_info(rdev);
  1307. /* Initialize memory controller (also test AGP) */
  1308. r = r420_mc_init(rdev);
  1309. if (r)
  1310. return r;
  1311. /* Fence driver */
  1312. r = radeon_fence_driver_init(rdev);
  1313. if (r)
  1314. return r;
  1315. r = radeon_irq_kms_init(rdev);
  1316. if (r)
  1317. return r;
  1318. /* Memory manager */
  1319. r = radeon_bo_init(rdev);
  1320. if (r)
  1321. return r;
  1322. if (rdev->flags & RADEON_IS_PCIE) {
  1323. r = rv370_pcie_gart_init(rdev);
  1324. if (r)
  1325. return r;
  1326. }
  1327. if (rdev->flags & RADEON_IS_PCI) {
  1328. r = r100_pci_gart_init(rdev);
  1329. if (r)
  1330. return r;
  1331. }
  1332. r300_set_reg_safe(rdev);
  1333. rdev->accel_working = true;
  1334. r = r300_startup(rdev);
  1335. if (r) {
  1336. /* Somethings want wront with the accel init stop accel */
  1337. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1338. r300_suspend(rdev);
  1339. r100_cp_fini(rdev);
  1340. r100_wb_fini(rdev);
  1341. r100_ib_fini(rdev);
  1342. if (rdev->flags & RADEON_IS_PCIE)
  1343. rv370_pcie_gart_fini(rdev);
  1344. if (rdev->flags & RADEON_IS_PCI)
  1345. r100_pci_gart_fini(rdev);
  1346. radeon_irq_kms_fini(rdev);
  1347. rdev->accel_working = false;
  1348. }
  1349. return 0;
  1350. }