r100_track.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190
  1. #define R100_TRACK_MAX_TEXTURE 3
  2. #define R200_TRACK_MAX_TEXTURE 6
  3. #define R300_TRACK_MAX_TEXTURE 16
  4. #define R100_MAX_CB 1
  5. #define R300_MAX_CB 4
  6. /*
  7. * CS functions
  8. */
  9. struct r100_cs_track_cb {
  10. struct radeon_bo *robj;
  11. unsigned pitch;
  12. unsigned cpp;
  13. unsigned offset;
  14. };
  15. struct r100_cs_track_array {
  16. struct radeon_bo *robj;
  17. unsigned esize;
  18. };
  19. struct r100_cs_cube_info {
  20. struct radeon_bo *robj;
  21. unsigned offset;
  22. unsigned width;
  23. unsigned height;
  24. };
  25. #define R100_TRACK_COMP_NONE 0
  26. #define R100_TRACK_COMP_DXT1 1
  27. #define R100_TRACK_COMP_DXT35 2
  28. struct r100_cs_track_texture {
  29. struct radeon_bo *robj;
  30. struct r100_cs_cube_info cube_info[5]; /* info for 5 non-primary faces */
  31. unsigned pitch;
  32. unsigned width;
  33. unsigned height;
  34. unsigned num_levels;
  35. unsigned cpp;
  36. unsigned tex_coord_type;
  37. unsigned txdepth;
  38. unsigned width_11;
  39. unsigned height_11;
  40. bool use_pitch;
  41. bool enabled;
  42. bool roundup_w;
  43. bool roundup_h;
  44. unsigned compress_format;
  45. };
  46. struct r100_cs_track_limits {
  47. unsigned num_cb;
  48. unsigned num_texture;
  49. unsigned max_levels;
  50. };
  51. struct r100_cs_track {
  52. struct radeon_device *rdev;
  53. unsigned num_cb;
  54. unsigned num_texture;
  55. unsigned maxy;
  56. unsigned vtx_size;
  57. unsigned vap_vf_cntl;
  58. unsigned immd_dwords;
  59. unsigned num_arrays;
  60. unsigned max_indx;
  61. unsigned color_channel_mask;
  62. struct r100_cs_track_array arrays[11];
  63. struct r100_cs_track_cb cb[R300_MAX_CB];
  64. struct r100_cs_track_cb zb;
  65. struct r100_cs_track_texture textures[R300_TRACK_MAX_TEXTURE];
  66. bool z_enabled;
  67. bool separate_cube;
  68. bool fastfill;
  69. bool blend_read_enable;
  70. };
  71. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track);
  72. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track);
  73. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  74. struct radeon_cs_reloc **cs_reloc);
  75. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  76. struct radeon_cs_packet *pkt);
  77. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p);
  78. int r200_packet0_check(struct radeon_cs_parser *p,
  79. struct radeon_cs_packet *pkt,
  80. unsigned idx, unsigned reg);
  81. static inline int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  82. struct radeon_cs_packet *pkt,
  83. unsigned idx,
  84. unsigned reg)
  85. {
  86. int r;
  87. u32 tile_flags = 0;
  88. u32 tmp;
  89. struct radeon_cs_reloc *reloc;
  90. u32 value;
  91. r = r100_cs_packet_next_reloc(p, &reloc);
  92. if (r) {
  93. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  94. idx, reg);
  95. r100_cs_dump_packet(p, pkt);
  96. return r;
  97. }
  98. value = radeon_get_ib_value(p, idx);
  99. tmp = value & 0x003fffff;
  100. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  101. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  102. tile_flags |= RADEON_DST_TILE_MACRO;
  103. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  104. if (reg == RADEON_SRC_PITCH_OFFSET) {
  105. DRM_ERROR("Cannot src blit from microtiled surface\n");
  106. r100_cs_dump_packet(p, pkt);
  107. return -EINVAL;
  108. }
  109. tile_flags |= RADEON_DST_TILE_MICRO;
  110. }
  111. tmp |= tile_flags;
  112. p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
  113. return 0;
  114. }
  115. static inline int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  116. struct radeon_cs_packet *pkt,
  117. int idx)
  118. {
  119. unsigned c, i;
  120. struct radeon_cs_reloc *reloc;
  121. struct r100_cs_track *track;
  122. int r = 0;
  123. volatile uint32_t *ib;
  124. u32 idx_value;
  125. ib = p->ib->ptr;
  126. track = (struct r100_cs_track *)p->track;
  127. c = radeon_get_ib_value(p, idx++) & 0x1F;
  128. track->num_arrays = c;
  129. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  130. r = r100_cs_packet_next_reloc(p, &reloc);
  131. if (r) {
  132. DRM_ERROR("No reloc for packet3 %d\n",
  133. pkt->opcode);
  134. r100_cs_dump_packet(p, pkt);
  135. return r;
  136. }
  137. idx_value = radeon_get_ib_value(p, idx);
  138. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  139. track->arrays[i + 0].esize = idx_value >> 8;
  140. track->arrays[i + 0].robj = reloc->robj;
  141. track->arrays[i + 0].esize &= 0x7F;
  142. r = r100_cs_packet_next_reloc(p, &reloc);
  143. if (r) {
  144. DRM_ERROR("No reloc for packet3 %d\n",
  145. pkt->opcode);
  146. r100_cs_dump_packet(p, pkt);
  147. return r;
  148. }
  149. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  150. track->arrays[i + 1].robj = reloc->robj;
  151. track->arrays[i + 1].esize = idx_value >> 24;
  152. track->arrays[i + 1].esize &= 0x7F;
  153. }
  154. if (c & 1) {
  155. r = r100_cs_packet_next_reloc(p, &reloc);
  156. if (r) {
  157. DRM_ERROR("No reloc for packet3 %d\n",
  158. pkt->opcode);
  159. r100_cs_dump_packet(p, pkt);
  160. return r;
  161. }
  162. idx_value = radeon_get_ib_value(p, idx);
  163. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  164. track->arrays[i + 0].robj = reloc->robj;
  165. track->arrays[i + 0].esize = idx_value >> 8;
  166. track->arrays[i + 0].esize &= 0x7F;
  167. }
  168. return r;
  169. }