r100.c 96 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include "rs100d.h"
  36. #include "rv200d.h"
  37. #include "rv250d.h"
  38. #include <linux/firmware.h>
  39. #include <linux/platform_device.h>
  40. #include "r100_reg_safe.h"
  41. #include "rn50_reg_safe.h"
  42. /* Firmware Names */
  43. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  44. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  45. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  46. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  47. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  48. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  49. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  50. MODULE_FIRMWARE(FIRMWARE_R100);
  51. MODULE_FIRMWARE(FIRMWARE_R200);
  52. MODULE_FIRMWARE(FIRMWARE_R300);
  53. MODULE_FIRMWARE(FIRMWARE_R420);
  54. MODULE_FIRMWARE(FIRMWARE_RS690);
  55. MODULE_FIRMWARE(FIRMWARE_RS600);
  56. MODULE_FIRMWARE(FIRMWARE_R520);
  57. #include "r100_track.h"
  58. /* This files gather functions specifics to:
  59. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  60. */
  61. /* hpd for digital panel detect/disconnect */
  62. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  63. {
  64. bool connected = false;
  65. switch (hpd) {
  66. case RADEON_HPD_1:
  67. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  68. connected = true;
  69. break;
  70. case RADEON_HPD_2:
  71. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  72. connected = true;
  73. break;
  74. default:
  75. break;
  76. }
  77. return connected;
  78. }
  79. void r100_hpd_set_polarity(struct radeon_device *rdev,
  80. enum radeon_hpd_id hpd)
  81. {
  82. u32 tmp;
  83. bool connected = r100_hpd_sense(rdev, hpd);
  84. switch (hpd) {
  85. case RADEON_HPD_1:
  86. tmp = RREG32(RADEON_FP_GEN_CNTL);
  87. if (connected)
  88. tmp &= ~RADEON_FP_DETECT_INT_POL;
  89. else
  90. tmp |= RADEON_FP_DETECT_INT_POL;
  91. WREG32(RADEON_FP_GEN_CNTL, tmp);
  92. break;
  93. case RADEON_HPD_2:
  94. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  95. if (connected)
  96. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  97. else
  98. tmp |= RADEON_FP2_DETECT_INT_POL;
  99. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  100. break;
  101. default:
  102. break;
  103. }
  104. }
  105. void r100_hpd_init(struct radeon_device *rdev)
  106. {
  107. struct drm_device *dev = rdev->ddev;
  108. struct drm_connector *connector;
  109. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  110. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  111. switch (radeon_connector->hpd.hpd) {
  112. case RADEON_HPD_1:
  113. rdev->irq.hpd[0] = true;
  114. break;
  115. case RADEON_HPD_2:
  116. rdev->irq.hpd[1] = true;
  117. break;
  118. default:
  119. break;
  120. }
  121. }
  122. if (rdev->irq.installed)
  123. r100_irq_set(rdev);
  124. }
  125. void r100_hpd_fini(struct radeon_device *rdev)
  126. {
  127. struct drm_device *dev = rdev->ddev;
  128. struct drm_connector *connector;
  129. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  130. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  131. switch (radeon_connector->hpd.hpd) {
  132. case RADEON_HPD_1:
  133. rdev->irq.hpd[0] = false;
  134. break;
  135. case RADEON_HPD_2:
  136. rdev->irq.hpd[1] = false;
  137. break;
  138. default:
  139. break;
  140. }
  141. }
  142. }
  143. /*
  144. * PCI GART
  145. */
  146. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  147. {
  148. /* TODO: can we do somethings here ? */
  149. /* It seems hw only cache one entry so we should discard this
  150. * entry otherwise if first GPU GART read hit this entry it
  151. * could end up in wrong address. */
  152. }
  153. int r100_pci_gart_init(struct radeon_device *rdev)
  154. {
  155. int r;
  156. if (rdev->gart.table.ram.ptr) {
  157. WARN(1, "R100 PCI GART already initialized.\n");
  158. return 0;
  159. }
  160. /* Initialize common gart structure */
  161. r = radeon_gart_init(rdev);
  162. if (r)
  163. return r;
  164. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  165. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  166. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  167. return radeon_gart_table_ram_alloc(rdev);
  168. }
  169. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  170. void r100_enable_bm(struct radeon_device *rdev)
  171. {
  172. uint32_t tmp;
  173. /* Enable bus mastering */
  174. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  175. WREG32(RADEON_BUS_CNTL, tmp);
  176. }
  177. int r100_pci_gart_enable(struct radeon_device *rdev)
  178. {
  179. uint32_t tmp;
  180. /* discard memory request outside of configured range */
  181. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  182. WREG32(RADEON_AIC_CNTL, tmp);
  183. /* set address range for PCI address translate */
  184. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  185. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  186. WREG32(RADEON_AIC_HI_ADDR, tmp);
  187. /* set PCI GART page-table base address */
  188. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  189. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  190. WREG32(RADEON_AIC_CNTL, tmp);
  191. r100_pci_gart_tlb_flush(rdev);
  192. rdev->gart.ready = true;
  193. return 0;
  194. }
  195. void r100_pci_gart_disable(struct radeon_device *rdev)
  196. {
  197. uint32_t tmp;
  198. /* discard memory request outside of configured range */
  199. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  200. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  201. WREG32(RADEON_AIC_LO_ADDR, 0);
  202. WREG32(RADEON_AIC_HI_ADDR, 0);
  203. }
  204. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  205. {
  206. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  207. return -EINVAL;
  208. }
  209. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  210. return 0;
  211. }
  212. void r100_pci_gart_fini(struct radeon_device *rdev)
  213. {
  214. r100_pci_gart_disable(rdev);
  215. radeon_gart_table_ram_free(rdev);
  216. radeon_gart_fini(rdev);
  217. }
  218. int r100_irq_set(struct radeon_device *rdev)
  219. {
  220. uint32_t tmp = 0;
  221. if (!rdev->irq.installed) {
  222. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  223. WREG32(R_000040_GEN_INT_CNTL, 0);
  224. return -EINVAL;
  225. }
  226. if (rdev->irq.sw_int) {
  227. tmp |= RADEON_SW_INT_ENABLE;
  228. }
  229. if (rdev->irq.crtc_vblank_int[0]) {
  230. tmp |= RADEON_CRTC_VBLANK_MASK;
  231. }
  232. if (rdev->irq.crtc_vblank_int[1]) {
  233. tmp |= RADEON_CRTC2_VBLANK_MASK;
  234. }
  235. if (rdev->irq.hpd[0]) {
  236. tmp |= RADEON_FP_DETECT_MASK;
  237. }
  238. if (rdev->irq.hpd[1]) {
  239. tmp |= RADEON_FP2_DETECT_MASK;
  240. }
  241. WREG32(RADEON_GEN_INT_CNTL, tmp);
  242. return 0;
  243. }
  244. void r100_irq_disable(struct radeon_device *rdev)
  245. {
  246. u32 tmp;
  247. WREG32(R_000040_GEN_INT_CNTL, 0);
  248. /* Wait and acknowledge irq */
  249. mdelay(1);
  250. tmp = RREG32(R_000044_GEN_INT_STATUS);
  251. WREG32(R_000044_GEN_INT_STATUS, tmp);
  252. }
  253. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  254. {
  255. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  256. uint32_t irq_mask = RADEON_SW_INT_TEST |
  257. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  258. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  259. if (irqs) {
  260. WREG32(RADEON_GEN_INT_STATUS, irqs);
  261. }
  262. return irqs & irq_mask;
  263. }
  264. int r100_irq_process(struct radeon_device *rdev)
  265. {
  266. uint32_t status, msi_rearm;
  267. bool queue_hotplug = false;
  268. status = r100_irq_ack(rdev);
  269. if (!status) {
  270. return IRQ_NONE;
  271. }
  272. if (rdev->shutdown) {
  273. return IRQ_NONE;
  274. }
  275. while (status) {
  276. /* SW interrupt */
  277. if (status & RADEON_SW_INT_TEST) {
  278. radeon_fence_process(rdev);
  279. }
  280. /* Vertical blank interrupts */
  281. if (status & RADEON_CRTC_VBLANK_STAT) {
  282. drm_handle_vblank(rdev->ddev, 0);
  283. }
  284. if (status & RADEON_CRTC2_VBLANK_STAT) {
  285. drm_handle_vblank(rdev->ddev, 1);
  286. }
  287. if (status & RADEON_FP_DETECT_STAT) {
  288. queue_hotplug = true;
  289. DRM_DEBUG("HPD1\n");
  290. }
  291. if (status & RADEON_FP2_DETECT_STAT) {
  292. queue_hotplug = true;
  293. DRM_DEBUG("HPD2\n");
  294. }
  295. status = r100_irq_ack(rdev);
  296. }
  297. if (queue_hotplug)
  298. queue_work(rdev->wq, &rdev->hotplug_work);
  299. if (rdev->msi_enabled) {
  300. switch (rdev->family) {
  301. case CHIP_RS400:
  302. case CHIP_RS480:
  303. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  304. WREG32(RADEON_AIC_CNTL, msi_rearm);
  305. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  306. break;
  307. default:
  308. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  309. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  310. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  311. break;
  312. }
  313. }
  314. return IRQ_HANDLED;
  315. }
  316. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  317. {
  318. if (crtc == 0)
  319. return RREG32(RADEON_CRTC_CRNT_FRAME);
  320. else
  321. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  322. }
  323. void r100_fence_ring_emit(struct radeon_device *rdev,
  324. struct radeon_fence *fence)
  325. {
  326. /* Who ever call radeon_fence_emit should call ring_lock and ask
  327. * for enough space (today caller are ib schedule and buffer move) */
  328. /* Wait until IDLE & CLEAN */
  329. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  330. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  331. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  332. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  333. RADEON_HDP_READ_BUFFER_INVALIDATE);
  334. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  335. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  336. /* Emit fence sequence & fire IRQ */
  337. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  338. radeon_ring_write(rdev, fence->seq);
  339. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  340. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  341. }
  342. int r100_wb_init(struct radeon_device *rdev)
  343. {
  344. int r;
  345. if (rdev->wb.wb_obj == NULL) {
  346. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  347. RADEON_GEM_DOMAIN_GTT,
  348. &rdev->wb.wb_obj);
  349. if (r) {
  350. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  351. return r;
  352. }
  353. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  354. if (unlikely(r != 0))
  355. return r;
  356. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  357. &rdev->wb.gpu_addr);
  358. if (r) {
  359. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  360. radeon_bo_unreserve(rdev->wb.wb_obj);
  361. return r;
  362. }
  363. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  364. radeon_bo_unreserve(rdev->wb.wb_obj);
  365. if (r) {
  366. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  367. return r;
  368. }
  369. }
  370. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  371. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  372. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  373. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  374. return 0;
  375. }
  376. void r100_wb_disable(struct radeon_device *rdev)
  377. {
  378. WREG32(R_000770_SCRATCH_UMSK, 0);
  379. }
  380. void r100_wb_fini(struct radeon_device *rdev)
  381. {
  382. int r;
  383. r100_wb_disable(rdev);
  384. if (rdev->wb.wb_obj) {
  385. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  386. if (unlikely(r != 0)) {
  387. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  388. return;
  389. }
  390. radeon_bo_kunmap(rdev->wb.wb_obj);
  391. radeon_bo_unpin(rdev->wb.wb_obj);
  392. radeon_bo_unreserve(rdev->wb.wb_obj);
  393. radeon_bo_unref(&rdev->wb.wb_obj);
  394. rdev->wb.wb = NULL;
  395. rdev->wb.wb_obj = NULL;
  396. }
  397. }
  398. int r100_copy_blit(struct radeon_device *rdev,
  399. uint64_t src_offset,
  400. uint64_t dst_offset,
  401. unsigned num_pages,
  402. struct radeon_fence *fence)
  403. {
  404. uint32_t cur_pages;
  405. uint32_t stride_bytes = PAGE_SIZE;
  406. uint32_t pitch;
  407. uint32_t stride_pixels;
  408. unsigned ndw;
  409. int num_loops;
  410. int r = 0;
  411. /* radeon limited to 16k stride */
  412. stride_bytes &= 0x3fff;
  413. /* radeon pitch is /64 */
  414. pitch = stride_bytes / 64;
  415. stride_pixels = stride_bytes / 4;
  416. num_loops = DIV_ROUND_UP(num_pages, 8191);
  417. /* Ask for enough room for blit + flush + fence */
  418. ndw = 64 + (10 * num_loops);
  419. r = radeon_ring_lock(rdev, ndw);
  420. if (r) {
  421. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  422. return -EINVAL;
  423. }
  424. while (num_pages > 0) {
  425. cur_pages = num_pages;
  426. if (cur_pages > 8191) {
  427. cur_pages = 8191;
  428. }
  429. num_pages -= cur_pages;
  430. /* pages are in Y direction - height
  431. page width in X direction - width */
  432. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  433. radeon_ring_write(rdev,
  434. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  435. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  436. RADEON_GMC_SRC_CLIPPING |
  437. RADEON_GMC_DST_CLIPPING |
  438. RADEON_GMC_BRUSH_NONE |
  439. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  440. RADEON_GMC_SRC_DATATYPE_COLOR |
  441. RADEON_ROP3_S |
  442. RADEON_DP_SRC_SOURCE_MEMORY |
  443. RADEON_GMC_CLR_CMP_CNTL_DIS |
  444. RADEON_GMC_WR_MSK_DIS);
  445. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  446. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  447. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  448. radeon_ring_write(rdev, 0);
  449. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  450. radeon_ring_write(rdev, num_pages);
  451. radeon_ring_write(rdev, num_pages);
  452. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  453. }
  454. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  455. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  456. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  457. radeon_ring_write(rdev,
  458. RADEON_WAIT_2D_IDLECLEAN |
  459. RADEON_WAIT_HOST_IDLECLEAN |
  460. RADEON_WAIT_DMA_GUI_IDLE);
  461. if (fence) {
  462. r = radeon_fence_emit(rdev, fence);
  463. }
  464. radeon_ring_unlock_commit(rdev);
  465. return r;
  466. }
  467. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  468. {
  469. unsigned i;
  470. u32 tmp;
  471. for (i = 0; i < rdev->usec_timeout; i++) {
  472. tmp = RREG32(R_000E40_RBBM_STATUS);
  473. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  474. return 0;
  475. }
  476. udelay(1);
  477. }
  478. return -1;
  479. }
  480. void r100_ring_start(struct radeon_device *rdev)
  481. {
  482. int r;
  483. r = radeon_ring_lock(rdev, 2);
  484. if (r) {
  485. return;
  486. }
  487. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  488. radeon_ring_write(rdev,
  489. RADEON_ISYNC_ANY2D_IDLE3D |
  490. RADEON_ISYNC_ANY3D_IDLE2D |
  491. RADEON_ISYNC_WAIT_IDLEGUI |
  492. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  493. radeon_ring_unlock_commit(rdev);
  494. }
  495. /* Load the microcode for the CP */
  496. static int r100_cp_init_microcode(struct radeon_device *rdev)
  497. {
  498. struct platform_device *pdev;
  499. const char *fw_name = NULL;
  500. int err;
  501. DRM_DEBUG("\n");
  502. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  503. err = IS_ERR(pdev);
  504. if (err) {
  505. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  506. return -EINVAL;
  507. }
  508. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  509. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  510. (rdev->family == CHIP_RS200)) {
  511. DRM_INFO("Loading R100 Microcode\n");
  512. fw_name = FIRMWARE_R100;
  513. } else if ((rdev->family == CHIP_R200) ||
  514. (rdev->family == CHIP_RV250) ||
  515. (rdev->family == CHIP_RV280) ||
  516. (rdev->family == CHIP_RS300)) {
  517. DRM_INFO("Loading R200 Microcode\n");
  518. fw_name = FIRMWARE_R200;
  519. } else if ((rdev->family == CHIP_R300) ||
  520. (rdev->family == CHIP_R350) ||
  521. (rdev->family == CHIP_RV350) ||
  522. (rdev->family == CHIP_RV380) ||
  523. (rdev->family == CHIP_RS400) ||
  524. (rdev->family == CHIP_RS480)) {
  525. DRM_INFO("Loading R300 Microcode\n");
  526. fw_name = FIRMWARE_R300;
  527. } else if ((rdev->family == CHIP_R420) ||
  528. (rdev->family == CHIP_R423) ||
  529. (rdev->family == CHIP_RV410)) {
  530. DRM_INFO("Loading R400 Microcode\n");
  531. fw_name = FIRMWARE_R420;
  532. } else if ((rdev->family == CHIP_RS690) ||
  533. (rdev->family == CHIP_RS740)) {
  534. DRM_INFO("Loading RS690/RS740 Microcode\n");
  535. fw_name = FIRMWARE_RS690;
  536. } else if (rdev->family == CHIP_RS600) {
  537. DRM_INFO("Loading RS600 Microcode\n");
  538. fw_name = FIRMWARE_RS600;
  539. } else if ((rdev->family == CHIP_RV515) ||
  540. (rdev->family == CHIP_R520) ||
  541. (rdev->family == CHIP_RV530) ||
  542. (rdev->family == CHIP_R580) ||
  543. (rdev->family == CHIP_RV560) ||
  544. (rdev->family == CHIP_RV570)) {
  545. DRM_INFO("Loading R500 Microcode\n");
  546. fw_name = FIRMWARE_R520;
  547. }
  548. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  549. platform_device_unregister(pdev);
  550. if (err) {
  551. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  552. fw_name);
  553. } else if (rdev->me_fw->size % 8) {
  554. printk(KERN_ERR
  555. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  556. rdev->me_fw->size, fw_name);
  557. err = -EINVAL;
  558. release_firmware(rdev->me_fw);
  559. rdev->me_fw = NULL;
  560. }
  561. return err;
  562. }
  563. static void r100_cp_load_microcode(struct radeon_device *rdev)
  564. {
  565. const __be32 *fw_data;
  566. int i, size;
  567. if (r100_gui_wait_for_idle(rdev)) {
  568. printk(KERN_WARNING "Failed to wait GUI idle while "
  569. "programming pipes. Bad things might happen.\n");
  570. }
  571. if (rdev->me_fw) {
  572. size = rdev->me_fw->size / 4;
  573. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  574. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  575. for (i = 0; i < size; i += 2) {
  576. WREG32(RADEON_CP_ME_RAM_DATAH,
  577. be32_to_cpup(&fw_data[i]));
  578. WREG32(RADEON_CP_ME_RAM_DATAL,
  579. be32_to_cpup(&fw_data[i + 1]));
  580. }
  581. }
  582. }
  583. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  584. {
  585. unsigned rb_bufsz;
  586. unsigned rb_blksz;
  587. unsigned max_fetch;
  588. unsigned pre_write_timer;
  589. unsigned pre_write_limit;
  590. unsigned indirect2_start;
  591. unsigned indirect1_start;
  592. uint32_t tmp;
  593. int r;
  594. if (r100_debugfs_cp_init(rdev)) {
  595. DRM_ERROR("Failed to register debugfs file for CP !\n");
  596. }
  597. /* Reset CP */
  598. tmp = RREG32(RADEON_CP_CSQ_STAT);
  599. if ((tmp & (1 << 31))) {
  600. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  601. WREG32(RADEON_CP_CSQ_MODE, 0);
  602. WREG32(RADEON_CP_CSQ_CNTL, 0);
  603. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  604. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  605. mdelay(2);
  606. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  607. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  608. mdelay(2);
  609. tmp = RREG32(RADEON_CP_CSQ_STAT);
  610. if ((tmp & (1 << 31))) {
  611. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  612. }
  613. } else {
  614. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  615. }
  616. if (!rdev->me_fw) {
  617. r = r100_cp_init_microcode(rdev);
  618. if (r) {
  619. DRM_ERROR("Failed to load firmware!\n");
  620. return r;
  621. }
  622. }
  623. /* Align ring size */
  624. rb_bufsz = drm_order(ring_size / 8);
  625. ring_size = (1 << (rb_bufsz + 1)) * 4;
  626. r100_cp_load_microcode(rdev);
  627. r = radeon_ring_init(rdev, ring_size);
  628. if (r) {
  629. return r;
  630. }
  631. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  632. * the rptr copy in system ram */
  633. rb_blksz = 9;
  634. /* cp will read 128bytes at a time (4 dwords) */
  635. max_fetch = 1;
  636. rdev->cp.align_mask = 16 - 1;
  637. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  638. pre_write_timer = 64;
  639. /* Force CP_RB_WPTR write if written more than one time before the
  640. * delay expire
  641. */
  642. pre_write_limit = 0;
  643. /* Setup the cp cache like this (cache size is 96 dwords) :
  644. * RING 0 to 15
  645. * INDIRECT1 16 to 79
  646. * INDIRECT2 80 to 95
  647. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  648. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  649. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  650. * Idea being that most of the gpu cmd will be through indirect1 buffer
  651. * so it gets the bigger cache.
  652. */
  653. indirect2_start = 80;
  654. indirect1_start = 16;
  655. /* cp setup */
  656. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  657. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  658. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  659. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  660. RADEON_RB_NO_UPDATE);
  661. #ifdef __BIG_ENDIAN
  662. tmp |= RADEON_BUF_SWAP_32BIT;
  663. #endif
  664. WREG32(RADEON_CP_RB_CNTL, tmp);
  665. /* Set ring address */
  666. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  667. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  668. /* Force read & write ptr to 0 */
  669. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  670. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  671. WREG32(RADEON_CP_RB_WPTR, 0);
  672. WREG32(RADEON_CP_RB_CNTL, tmp);
  673. udelay(10);
  674. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  675. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  676. /* Set cp mode to bus mastering & enable cp*/
  677. WREG32(RADEON_CP_CSQ_MODE,
  678. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  679. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  680. WREG32(0x718, 0);
  681. WREG32(0x744, 0x00004D4D);
  682. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  683. radeon_ring_start(rdev);
  684. r = radeon_ring_test(rdev);
  685. if (r) {
  686. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  687. return r;
  688. }
  689. rdev->cp.ready = true;
  690. return 0;
  691. }
  692. void r100_cp_fini(struct radeon_device *rdev)
  693. {
  694. if (r100_cp_wait_for_idle(rdev)) {
  695. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  696. }
  697. /* Disable ring */
  698. r100_cp_disable(rdev);
  699. radeon_ring_fini(rdev);
  700. DRM_INFO("radeon: cp finalized\n");
  701. }
  702. void r100_cp_disable(struct radeon_device *rdev)
  703. {
  704. /* Disable ring */
  705. rdev->cp.ready = false;
  706. WREG32(RADEON_CP_CSQ_MODE, 0);
  707. WREG32(RADEON_CP_CSQ_CNTL, 0);
  708. if (r100_gui_wait_for_idle(rdev)) {
  709. printk(KERN_WARNING "Failed to wait GUI idle while "
  710. "programming pipes. Bad things might happen.\n");
  711. }
  712. }
  713. int r100_cp_reset(struct radeon_device *rdev)
  714. {
  715. uint32_t tmp;
  716. bool reinit_cp;
  717. int i;
  718. reinit_cp = rdev->cp.ready;
  719. rdev->cp.ready = false;
  720. WREG32(RADEON_CP_CSQ_MODE, 0);
  721. WREG32(RADEON_CP_CSQ_CNTL, 0);
  722. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  723. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  724. udelay(200);
  725. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  726. /* Wait to prevent race in RBBM_STATUS */
  727. mdelay(1);
  728. for (i = 0; i < rdev->usec_timeout; i++) {
  729. tmp = RREG32(RADEON_RBBM_STATUS);
  730. if (!(tmp & (1 << 16))) {
  731. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  732. tmp);
  733. if (reinit_cp) {
  734. return r100_cp_init(rdev, rdev->cp.ring_size);
  735. }
  736. return 0;
  737. }
  738. DRM_UDELAY(1);
  739. }
  740. tmp = RREG32(RADEON_RBBM_STATUS);
  741. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  742. return -1;
  743. }
  744. void r100_cp_commit(struct radeon_device *rdev)
  745. {
  746. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  747. (void)RREG32(RADEON_CP_RB_WPTR);
  748. }
  749. /*
  750. * CS functions
  751. */
  752. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  753. struct radeon_cs_packet *pkt,
  754. const unsigned *auth, unsigned n,
  755. radeon_packet0_check_t check)
  756. {
  757. unsigned reg;
  758. unsigned i, j, m;
  759. unsigned idx;
  760. int r;
  761. idx = pkt->idx + 1;
  762. reg = pkt->reg;
  763. /* Check that register fall into register range
  764. * determined by the number of entry (n) in the
  765. * safe register bitmap.
  766. */
  767. if (pkt->one_reg_wr) {
  768. if ((reg >> 7) > n) {
  769. return -EINVAL;
  770. }
  771. } else {
  772. if (((reg + (pkt->count << 2)) >> 7) > n) {
  773. return -EINVAL;
  774. }
  775. }
  776. for (i = 0; i <= pkt->count; i++, idx++) {
  777. j = (reg >> 7);
  778. m = 1 << ((reg >> 2) & 31);
  779. if (auth[j] & m) {
  780. r = check(p, pkt, idx, reg);
  781. if (r) {
  782. return r;
  783. }
  784. }
  785. if (pkt->one_reg_wr) {
  786. if (!(auth[j] & m)) {
  787. break;
  788. }
  789. } else {
  790. reg += 4;
  791. }
  792. }
  793. return 0;
  794. }
  795. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  796. struct radeon_cs_packet *pkt)
  797. {
  798. volatile uint32_t *ib;
  799. unsigned i;
  800. unsigned idx;
  801. ib = p->ib->ptr;
  802. idx = pkt->idx;
  803. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  804. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  805. }
  806. }
  807. /**
  808. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  809. * @parser: parser structure holding parsing context.
  810. * @pkt: where to store packet informations
  811. *
  812. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  813. * if packet is bigger than remaining ib size. or if packets is unknown.
  814. **/
  815. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  816. struct radeon_cs_packet *pkt,
  817. unsigned idx)
  818. {
  819. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  820. uint32_t header;
  821. if (idx >= ib_chunk->length_dw) {
  822. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  823. idx, ib_chunk->length_dw);
  824. return -EINVAL;
  825. }
  826. header = radeon_get_ib_value(p, idx);
  827. pkt->idx = idx;
  828. pkt->type = CP_PACKET_GET_TYPE(header);
  829. pkt->count = CP_PACKET_GET_COUNT(header);
  830. switch (pkt->type) {
  831. case PACKET_TYPE0:
  832. pkt->reg = CP_PACKET0_GET_REG(header);
  833. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  834. break;
  835. case PACKET_TYPE3:
  836. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  837. break;
  838. case PACKET_TYPE2:
  839. pkt->count = -1;
  840. break;
  841. default:
  842. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  843. return -EINVAL;
  844. }
  845. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  846. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  847. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  848. return -EINVAL;
  849. }
  850. return 0;
  851. }
  852. /**
  853. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  854. * @parser: parser structure holding parsing context.
  855. *
  856. * Userspace sends a special sequence for VLINE waits.
  857. * PACKET0 - VLINE_START_END + value
  858. * PACKET0 - WAIT_UNTIL +_value
  859. * RELOC (P3) - crtc_id in reloc.
  860. *
  861. * This function parses this and relocates the VLINE START END
  862. * and WAIT UNTIL packets to the correct crtc.
  863. * It also detects a switched off crtc and nulls out the
  864. * wait in that case.
  865. */
  866. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  867. {
  868. struct drm_mode_object *obj;
  869. struct drm_crtc *crtc;
  870. struct radeon_crtc *radeon_crtc;
  871. struct radeon_cs_packet p3reloc, waitreloc;
  872. int crtc_id;
  873. int r;
  874. uint32_t header, h_idx, reg;
  875. volatile uint32_t *ib;
  876. ib = p->ib->ptr;
  877. /* parse the wait until */
  878. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  879. if (r)
  880. return r;
  881. /* check its a wait until and only 1 count */
  882. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  883. waitreloc.count != 0) {
  884. DRM_ERROR("vline wait had illegal wait until segment\n");
  885. r = -EINVAL;
  886. return r;
  887. }
  888. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  889. DRM_ERROR("vline wait had illegal wait until\n");
  890. r = -EINVAL;
  891. return r;
  892. }
  893. /* jump over the NOP */
  894. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  895. if (r)
  896. return r;
  897. h_idx = p->idx - 2;
  898. p->idx += waitreloc.count + 2;
  899. p->idx += p3reloc.count + 2;
  900. header = radeon_get_ib_value(p, h_idx);
  901. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  902. reg = CP_PACKET0_GET_REG(header);
  903. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  904. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  905. if (!obj) {
  906. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  907. r = -EINVAL;
  908. goto out;
  909. }
  910. crtc = obj_to_crtc(obj);
  911. radeon_crtc = to_radeon_crtc(crtc);
  912. crtc_id = radeon_crtc->crtc_id;
  913. if (!crtc->enabled) {
  914. /* if the CRTC isn't enabled - we need to nop out the wait until */
  915. ib[h_idx + 2] = PACKET2(0);
  916. ib[h_idx + 3] = PACKET2(0);
  917. } else if (crtc_id == 1) {
  918. switch (reg) {
  919. case AVIVO_D1MODE_VLINE_START_END:
  920. header &= ~R300_CP_PACKET0_REG_MASK;
  921. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  922. break;
  923. case RADEON_CRTC_GUI_TRIG_VLINE:
  924. header &= ~R300_CP_PACKET0_REG_MASK;
  925. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  926. break;
  927. default:
  928. DRM_ERROR("unknown crtc reloc\n");
  929. r = -EINVAL;
  930. goto out;
  931. }
  932. ib[h_idx] = header;
  933. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  934. }
  935. out:
  936. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  937. return r;
  938. }
  939. /**
  940. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  941. * @parser: parser structure holding parsing context.
  942. * @data: pointer to relocation data
  943. * @offset_start: starting offset
  944. * @offset_mask: offset mask (to align start offset on)
  945. * @reloc: reloc informations
  946. *
  947. * Check next packet is relocation packet3, do bo validation and compute
  948. * GPU offset using the provided start.
  949. **/
  950. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  951. struct radeon_cs_reloc **cs_reloc)
  952. {
  953. struct radeon_cs_chunk *relocs_chunk;
  954. struct radeon_cs_packet p3reloc;
  955. unsigned idx;
  956. int r;
  957. if (p->chunk_relocs_idx == -1) {
  958. DRM_ERROR("No relocation chunk !\n");
  959. return -EINVAL;
  960. }
  961. *cs_reloc = NULL;
  962. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  963. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  964. if (r) {
  965. return r;
  966. }
  967. p->idx += p3reloc.count + 2;
  968. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  969. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  970. p3reloc.idx);
  971. r100_cs_dump_packet(p, &p3reloc);
  972. return -EINVAL;
  973. }
  974. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  975. if (idx >= relocs_chunk->length_dw) {
  976. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  977. idx, relocs_chunk->length_dw);
  978. r100_cs_dump_packet(p, &p3reloc);
  979. return -EINVAL;
  980. }
  981. /* FIXME: we assume reloc size is 4 dwords */
  982. *cs_reloc = p->relocs_ptr[(idx / 4)];
  983. return 0;
  984. }
  985. static int r100_get_vtx_size(uint32_t vtx_fmt)
  986. {
  987. int vtx_size;
  988. vtx_size = 2;
  989. /* ordered according to bits in spec */
  990. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  991. vtx_size++;
  992. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  993. vtx_size += 3;
  994. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  995. vtx_size++;
  996. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  997. vtx_size++;
  998. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  999. vtx_size += 3;
  1000. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1001. vtx_size++;
  1002. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1003. vtx_size++;
  1004. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1005. vtx_size += 2;
  1006. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1007. vtx_size += 2;
  1008. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1009. vtx_size++;
  1010. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1011. vtx_size += 2;
  1012. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1013. vtx_size++;
  1014. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1015. vtx_size += 2;
  1016. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1017. vtx_size++;
  1018. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1019. vtx_size++;
  1020. /* blend weight */
  1021. if (vtx_fmt & (0x7 << 15))
  1022. vtx_size += (vtx_fmt >> 15) & 0x7;
  1023. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1024. vtx_size += 3;
  1025. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1026. vtx_size += 2;
  1027. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1028. vtx_size++;
  1029. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1030. vtx_size++;
  1031. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1032. vtx_size++;
  1033. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1034. vtx_size++;
  1035. return vtx_size;
  1036. }
  1037. static int r100_packet0_check(struct radeon_cs_parser *p,
  1038. struct radeon_cs_packet *pkt,
  1039. unsigned idx, unsigned reg)
  1040. {
  1041. struct radeon_cs_reloc *reloc;
  1042. struct r100_cs_track *track;
  1043. volatile uint32_t *ib;
  1044. uint32_t tmp;
  1045. int r;
  1046. int i, face;
  1047. u32 tile_flags = 0;
  1048. u32 idx_value;
  1049. ib = p->ib->ptr;
  1050. track = (struct r100_cs_track *)p->track;
  1051. idx_value = radeon_get_ib_value(p, idx);
  1052. switch (reg) {
  1053. case RADEON_CRTC_GUI_TRIG_VLINE:
  1054. r = r100_cs_packet_parse_vline(p);
  1055. if (r) {
  1056. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1057. idx, reg);
  1058. r100_cs_dump_packet(p, pkt);
  1059. return r;
  1060. }
  1061. break;
  1062. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1063. * range access */
  1064. case RADEON_DST_PITCH_OFFSET:
  1065. case RADEON_SRC_PITCH_OFFSET:
  1066. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1067. if (r)
  1068. return r;
  1069. break;
  1070. case RADEON_RB3D_DEPTHOFFSET:
  1071. r = r100_cs_packet_next_reloc(p, &reloc);
  1072. if (r) {
  1073. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1074. idx, reg);
  1075. r100_cs_dump_packet(p, pkt);
  1076. return r;
  1077. }
  1078. track->zb.robj = reloc->robj;
  1079. track->zb.offset = idx_value;
  1080. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1081. break;
  1082. case RADEON_RB3D_COLOROFFSET:
  1083. r = r100_cs_packet_next_reloc(p, &reloc);
  1084. if (r) {
  1085. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1086. idx, reg);
  1087. r100_cs_dump_packet(p, pkt);
  1088. return r;
  1089. }
  1090. track->cb[0].robj = reloc->robj;
  1091. track->cb[0].offset = idx_value;
  1092. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1093. break;
  1094. case RADEON_PP_TXOFFSET_0:
  1095. case RADEON_PP_TXOFFSET_1:
  1096. case RADEON_PP_TXOFFSET_2:
  1097. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1098. r = r100_cs_packet_next_reloc(p, &reloc);
  1099. if (r) {
  1100. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1101. idx, reg);
  1102. r100_cs_dump_packet(p, pkt);
  1103. return r;
  1104. }
  1105. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1106. track->textures[i].robj = reloc->robj;
  1107. break;
  1108. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1109. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1110. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1111. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1112. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1113. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1114. r = r100_cs_packet_next_reloc(p, &reloc);
  1115. if (r) {
  1116. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1117. idx, reg);
  1118. r100_cs_dump_packet(p, pkt);
  1119. return r;
  1120. }
  1121. track->textures[0].cube_info[i].offset = idx_value;
  1122. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1123. track->textures[0].cube_info[i].robj = reloc->robj;
  1124. break;
  1125. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1126. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1127. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1128. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1129. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1130. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1131. r = r100_cs_packet_next_reloc(p, &reloc);
  1132. if (r) {
  1133. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1134. idx, reg);
  1135. r100_cs_dump_packet(p, pkt);
  1136. return r;
  1137. }
  1138. track->textures[1].cube_info[i].offset = idx_value;
  1139. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1140. track->textures[1].cube_info[i].robj = reloc->robj;
  1141. break;
  1142. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1143. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1144. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1145. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1146. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1147. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1148. r = r100_cs_packet_next_reloc(p, &reloc);
  1149. if (r) {
  1150. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1151. idx, reg);
  1152. r100_cs_dump_packet(p, pkt);
  1153. return r;
  1154. }
  1155. track->textures[2].cube_info[i].offset = idx_value;
  1156. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1157. track->textures[2].cube_info[i].robj = reloc->robj;
  1158. break;
  1159. case RADEON_RE_WIDTH_HEIGHT:
  1160. track->maxy = ((idx_value >> 16) & 0x7FF);
  1161. break;
  1162. case RADEON_RB3D_COLORPITCH:
  1163. r = r100_cs_packet_next_reloc(p, &reloc);
  1164. if (r) {
  1165. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1166. idx, reg);
  1167. r100_cs_dump_packet(p, pkt);
  1168. return r;
  1169. }
  1170. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1171. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1172. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1173. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1174. tmp = idx_value & ~(0x7 << 16);
  1175. tmp |= tile_flags;
  1176. ib[idx] = tmp;
  1177. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1178. break;
  1179. case RADEON_RB3D_DEPTHPITCH:
  1180. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1181. break;
  1182. case RADEON_RB3D_CNTL:
  1183. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1184. case 7:
  1185. case 8:
  1186. case 9:
  1187. case 11:
  1188. case 12:
  1189. track->cb[0].cpp = 1;
  1190. break;
  1191. case 3:
  1192. case 4:
  1193. case 15:
  1194. track->cb[0].cpp = 2;
  1195. break;
  1196. case 6:
  1197. track->cb[0].cpp = 4;
  1198. break;
  1199. default:
  1200. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1201. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1202. return -EINVAL;
  1203. }
  1204. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1205. break;
  1206. case RADEON_RB3D_ZSTENCILCNTL:
  1207. switch (idx_value & 0xf) {
  1208. case 0:
  1209. track->zb.cpp = 2;
  1210. break;
  1211. case 2:
  1212. case 3:
  1213. case 4:
  1214. case 5:
  1215. case 9:
  1216. case 11:
  1217. track->zb.cpp = 4;
  1218. break;
  1219. default:
  1220. break;
  1221. }
  1222. break;
  1223. case RADEON_RB3D_ZPASS_ADDR:
  1224. r = r100_cs_packet_next_reloc(p, &reloc);
  1225. if (r) {
  1226. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1227. idx, reg);
  1228. r100_cs_dump_packet(p, pkt);
  1229. return r;
  1230. }
  1231. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1232. break;
  1233. case RADEON_PP_CNTL:
  1234. {
  1235. uint32_t temp = idx_value >> 4;
  1236. for (i = 0; i < track->num_texture; i++)
  1237. track->textures[i].enabled = !!(temp & (1 << i));
  1238. }
  1239. break;
  1240. case RADEON_SE_VF_CNTL:
  1241. track->vap_vf_cntl = idx_value;
  1242. break;
  1243. case RADEON_SE_VTX_FMT:
  1244. track->vtx_size = r100_get_vtx_size(idx_value);
  1245. break;
  1246. case RADEON_PP_TEX_SIZE_0:
  1247. case RADEON_PP_TEX_SIZE_1:
  1248. case RADEON_PP_TEX_SIZE_2:
  1249. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1250. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1251. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1252. break;
  1253. case RADEON_PP_TEX_PITCH_0:
  1254. case RADEON_PP_TEX_PITCH_1:
  1255. case RADEON_PP_TEX_PITCH_2:
  1256. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1257. track->textures[i].pitch = idx_value + 32;
  1258. break;
  1259. case RADEON_PP_TXFILTER_0:
  1260. case RADEON_PP_TXFILTER_1:
  1261. case RADEON_PP_TXFILTER_2:
  1262. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1263. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1264. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1265. tmp = (idx_value >> 23) & 0x7;
  1266. if (tmp == 2 || tmp == 6)
  1267. track->textures[i].roundup_w = false;
  1268. tmp = (idx_value >> 27) & 0x7;
  1269. if (tmp == 2 || tmp == 6)
  1270. track->textures[i].roundup_h = false;
  1271. break;
  1272. case RADEON_PP_TXFORMAT_0:
  1273. case RADEON_PP_TXFORMAT_1:
  1274. case RADEON_PP_TXFORMAT_2:
  1275. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1276. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1277. track->textures[i].use_pitch = 1;
  1278. } else {
  1279. track->textures[i].use_pitch = 0;
  1280. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1281. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1282. }
  1283. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1284. track->textures[i].tex_coord_type = 2;
  1285. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1286. case RADEON_TXFORMAT_I8:
  1287. case RADEON_TXFORMAT_RGB332:
  1288. case RADEON_TXFORMAT_Y8:
  1289. track->textures[i].cpp = 1;
  1290. break;
  1291. case RADEON_TXFORMAT_AI88:
  1292. case RADEON_TXFORMAT_ARGB1555:
  1293. case RADEON_TXFORMAT_RGB565:
  1294. case RADEON_TXFORMAT_ARGB4444:
  1295. case RADEON_TXFORMAT_VYUY422:
  1296. case RADEON_TXFORMAT_YVYU422:
  1297. case RADEON_TXFORMAT_SHADOW16:
  1298. case RADEON_TXFORMAT_LDUDV655:
  1299. case RADEON_TXFORMAT_DUDV88:
  1300. track->textures[i].cpp = 2;
  1301. break;
  1302. case RADEON_TXFORMAT_ARGB8888:
  1303. case RADEON_TXFORMAT_RGBA8888:
  1304. case RADEON_TXFORMAT_SHADOW32:
  1305. case RADEON_TXFORMAT_LDUDUV8888:
  1306. track->textures[i].cpp = 4;
  1307. break;
  1308. case RADEON_TXFORMAT_DXT1:
  1309. track->textures[i].cpp = 1;
  1310. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1311. break;
  1312. case RADEON_TXFORMAT_DXT23:
  1313. case RADEON_TXFORMAT_DXT45:
  1314. track->textures[i].cpp = 1;
  1315. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1316. break;
  1317. }
  1318. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1319. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1320. break;
  1321. case RADEON_PP_CUBIC_FACES_0:
  1322. case RADEON_PP_CUBIC_FACES_1:
  1323. case RADEON_PP_CUBIC_FACES_2:
  1324. tmp = idx_value;
  1325. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1326. for (face = 0; face < 4; face++) {
  1327. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1328. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1329. }
  1330. break;
  1331. default:
  1332. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1333. reg, idx);
  1334. return -EINVAL;
  1335. }
  1336. return 0;
  1337. }
  1338. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1339. struct radeon_cs_packet *pkt,
  1340. struct radeon_bo *robj)
  1341. {
  1342. unsigned idx;
  1343. u32 value;
  1344. idx = pkt->idx + 1;
  1345. value = radeon_get_ib_value(p, idx + 2);
  1346. if ((value + 1) > radeon_bo_size(robj)) {
  1347. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1348. "(need %u have %lu) !\n",
  1349. value + 1,
  1350. radeon_bo_size(robj));
  1351. return -EINVAL;
  1352. }
  1353. return 0;
  1354. }
  1355. static int r100_packet3_check(struct radeon_cs_parser *p,
  1356. struct radeon_cs_packet *pkt)
  1357. {
  1358. struct radeon_cs_reloc *reloc;
  1359. struct r100_cs_track *track;
  1360. unsigned idx;
  1361. volatile uint32_t *ib;
  1362. int r;
  1363. ib = p->ib->ptr;
  1364. idx = pkt->idx + 1;
  1365. track = (struct r100_cs_track *)p->track;
  1366. switch (pkt->opcode) {
  1367. case PACKET3_3D_LOAD_VBPNTR:
  1368. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1369. if (r)
  1370. return r;
  1371. break;
  1372. case PACKET3_INDX_BUFFER:
  1373. r = r100_cs_packet_next_reloc(p, &reloc);
  1374. if (r) {
  1375. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1376. r100_cs_dump_packet(p, pkt);
  1377. return r;
  1378. }
  1379. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1380. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1381. if (r) {
  1382. return r;
  1383. }
  1384. break;
  1385. case 0x23:
  1386. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1387. r = r100_cs_packet_next_reloc(p, &reloc);
  1388. if (r) {
  1389. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1390. r100_cs_dump_packet(p, pkt);
  1391. return r;
  1392. }
  1393. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1394. track->num_arrays = 1;
  1395. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1396. track->arrays[0].robj = reloc->robj;
  1397. track->arrays[0].esize = track->vtx_size;
  1398. track->max_indx = radeon_get_ib_value(p, idx+1);
  1399. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1400. track->immd_dwords = pkt->count - 1;
  1401. r = r100_cs_track_check(p->rdev, track);
  1402. if (r)
  1403. return r;
  1404. break;
  1405. case PACKET3_3D_DRAW_IMMD:
  1406. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1407. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1408. return -EINVAL;
  1409. }
  1410. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1411. track->immd_dwords = pkt->count - 1;
  1412. r = r100_cs_track_check(p->rdev, track);
  1413. if (r)
  1414. return r;
  1415. break;
  1416. /* triggers drawing using in-packet vertex data */
  1417. case PACKET3_3D_DRAW_IMMD_2:
  1418. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1419. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1420. return -EINVAL;
  1421. }
  1422. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1423. track->immd_dwords = pkt->count;
  1424. r = r100_cs_track_check(p->rdev, track);
  1425. if (r)
  1426. return r;
  1427. break;
  1428. /* triggers drawing using in-packet vertex data */
  1429. case PACKET3_3D_DRAW_VBUF_2:
  1430. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1431. r = r100_cs_track_check(p->rdev, track);
  1432. if (r)
  1433. return r;
  1434. break;
  1435. /* triggers drawing of vertex buffers setup elsewhere */
  1436. case PACKET3_3D_DRAW_INDX_2:
  1437. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1438. r = r100_cs_track_check(p->rdev, track);
  1439. if (r)
  1440. return r;
  1441. break;
  1442. /* triggers drawing using indices to vertex buffer */
  1443. case PACKET3_3D_DRAW_VBUF:
  1444. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1445. r = r100_cs_track_check(p->rdev, track);
  1446. if (r)
  1447. return r;
  1448. break;
  1449. /* triggers drawing of vertex buffers setup elsewhere */
  1450. case PACKET3_3D_DRAW_INDX:
  1451. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1452. r = r100_cs_track_check(p->rdev, track);
  1453. if (r)
  1454. return r;
  1455. break;
  1456. /* triggers drawing using indices to vertex buffer */
  1457. case PACKET3_NOP:
  1458. break;
  1459. default:
  1460. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1461. return -EINVAL;
  1462. }
  1463. return 0;
  1464. }
  1465. int r100_cs_parse(struct radeon_cs_parser *p)
  1466. {
  1467. struct radeon_cs_packet pkt;
  1468. struct r100_cs_track *track;
  1469. int r;
  1470. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1471. r100_cs_track_clear(p->rdev, track);
  1472. p->track = track;
  1473. do {
  1474. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1475. if (r) {
  1476. return r;
  1477. }
  1478. p->idx += pkt.count + 2;
  1479. switch (pkt.type) {
  1480. case PACKET_TYPE0:
  1481. if (p->rdev->family >= CHIP_R200)
  1482. r = r100_cs_parse_packet0(p, &pkt,
  1483. p->rdev->config.r100.reg_safe_bm,
  1484. p->rdev->config.r100.reg_safe_bm_size,
  1485. &r200_packet0_check);
  1486. else
  1487. r = r100_cs_parse_packet0(p, &pkt,
  1488. p->rdev->config.r100.reg_safe_bm,
  1489. p->rdev->config.r100.reg_safe_bm_size,
  1490. &r100_packet0_check);
  1491. break;
  1492. case PACKET_TYPE2:
  1493. break;
  1494. case PACKET_TYPE3:
  1495. r = r100_packet3_check(p, &pkt);
  1496. break;
  1497. default:
  1498. DRM_ERROR("Unknown packet type %d !\n",
  1499. pkt.type);
  1500. return -EINVAL;
  1501. }
  1502. if (r) {
  1503. return r;
  1504. }
  1505. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1506. return 0;
  1507. }
  1508. /*
  1509. * Global GPU functions
  1510. */
  1511. void r100_errata(struct radeon_device *rdev)
  1512. {
  1513. rdev->pll_errata = 0;
  1514. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1515. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1516. }
  1517. if (rdev->family == CHIP_RV100 ||
  1518. rdev->family == CHIP_RS100 ||
  1519. rdev->family == CHIP_RS200) {
  1520. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1521. }
  1522. }
  1523. /* Wait for vertical sync on primary CRTC */
  1524. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1525. {
  1526. uint32_t crtc_gen_cntl, tmp;
  1527. int i;
  1528. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1529. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1530. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1531. return;
  1532. }
  1533. /* Clear the CRTC_VBLANK_SAVE bit */
  1534. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1535. for (i = 0; i < rdev->usec_timeout; i++) {
  1536. tmp = RREG32(RADEON_CRTC_STATUS);
  1537. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1538. return;
  1539. }
  1540. DRM_UDELAY(1);
  1541. }
  1542. }
  1543. /* Wait for vertical sync on secondary CRTC */
  1544. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1545. {
  1546. uint32_t crtc2_gen_cntl, tmp;
  1547. int i;
  1548. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1549. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1550. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1551. return;
  1552. /* Clear the CRTC_VBLANK_SAVE bit */
  1553. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1554. for (i = 0; i < rdev->usec_timeout; i++) {
  1555. tmp = RREG32(RADEON_CRTC2_STATUS);
  1556. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1557. return;
  1558. }
  1559. DRM_UDELAY(1);
  1560. }
  1561. }
  1562. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1563. {
  1564. unsigned i;
  1565. uint32_t tmp;
  1566. for (i = 0; i < rdev->usec_timeout; i++) {
  1567. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1568. if (tmp >= n) {
  1569. return 0;
  1570. }
  1571. DRM_UDELAY(1);
  1572. }
  1573. return -1;
  1574. }
  1575. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1576. {
  1577. unsigned i;
  1578. uint32_t tmp;
  1579. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1580. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1581. " Bad things might happen.\n");
  1582. }
  1583. for (i = 0; i < rdev->usec_timeout; i++) {
  1584. tmp = RREG32(RADEON_RBBM_STATUS);
  1585. if (!(tmp & (1 << 31))) {
  1586. return 0;
  1587. }
  1588. DRM_UDELAY(1);
  1589. }
  1590. return -1;
  1591. }
  1592. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1593. {
  1594. unsigned i;
  1595. uint32_t tmp;
  1596. for (i = 0; i < rdev->usec_timeout; i++) {
  1597. /* read MC_STATUS */
  1598. tmp = RREG32(0x0150);
  1599. if (tmp & (1 << 2)) {
  1600. return 0;
  1601. }
  1602. DRM_UDELAY(1);
  1603. }
  1604. return -1;
  1605. }
  1606. void r100_gpu_init(struct radeon_device *rdev)
  1607. {
  1608. /* TODO: anythings to do here ? pipes ? */
  1609. r100_hdp_reset(rdev);
  1610. }
  1611. void r100_hdp_reset(struct radeon_device *rdev)
  1612. {
  1613. uint32_t tmp;
  1614. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1615. tmp |= (7 << 28);
  1616. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1617. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1618. udelay(200);
  1619. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1620. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1621. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1622. }
  1623. int r100_rb2d_reset(struct radeon_device *rdev)
  1624. {
  1625. uint32_t tmp;
  1626. int i;
  1627. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1628. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1629. udelay(200);
  1630. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1631. /* Wait to prevent race in RBBM_STATUS */
  1632. mdelay(1);
  1633. for (i = 0; i < rdev->usec_timeout; i++) {
  1634. tmp = RREG32(RADEON_RBBM_STATUS);
  1635. if (!(tmp & (1 << 26))) {
  1636. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1637. tmp);
  1638. return 0;
  1639. }
  1640. DRM_UDELAY(1);
  1641. }
  1642. tmp = RREG32(RADEON_RBBM_STATUS);
  1643. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1644. return -1;
  1645. }
  1646. int r100_gpu_reset(struct radeon_device *rdev)
  1647. {
  1648. uint32_t status;
  1649. /* reset order likely matter */
  1650. status = RREG32(RADEON_RBBM_STATUS);
  1651. /* reset HDP */
  1652. r100_hdp_reset(rdev);
  1653. /* reset rb2d */
  1654. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1655. r100_rb2d_reset(rdev);
  1656. }
  1657. /* TODO: reset 3D engine */
  1658. /* reset CP */
  1659. status = RREG32(RADEON_RBBM_STATUS);
  1660. if (status & (1 << 16)) {
  1661. r100_cp_reset(rdev);
  1662. }
  1663. /* Check if GPU is idle */
  1664. status = RREG32(RADEON_RBBM_STATUS);
  1665. if (status & (1 << 31)) {
  1666. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1667. return -1;
  1668. }
  1669. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1670. return 0;
  1671. }
  1672. void r100_set_common_regs(struct radeon_device *rdev)
  1673. {
  1674. /* set these so they don't interfere with anything */
  1675. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1676. WREG32(RADEON_SUBPIC_CNTL, 0);
  1677. WREG32(RADEON_VIPH_CONTROL, 0);
  1678. WREG32(RADEON_I2C_CNTL_1, 0);
  1679. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1680. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1681. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1682. }
  1683. /*
  1684. * VRAM info
  1685. */
  1686. static void r100_vram_get_type(struct radeon_device *rdev)
  1687. {
  1688. uint32_t tmp;
  1689. rdev->mc.vram_is_ddr = false;
  1690. if (rdev->flags & RADEON_IS_IGP)
  1691. rdev->mc.vram_is_ddr = true;
  1692. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1693. rdev->mc.vram_is_ddr = true;
  1694. if ((rdev->family == CHIP_RV100) ||
  1695. (rdev->family == CHIP_RS100) ||
  1696. (rdev->family == CHIP_RS200)) {
  1697. tmp = RREG32(RADEON_MEM_CNTL);
  1698. if (tmp & RV100_HALF_MODE) {
  1699. rdev->mc.vram_width = 32;
  1700. } else {
  1701. rdev->mc.vram_width = 64;
  1702. }
  1703. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1704. rdev->mc.vram_width /= 4;
  1705. rdev->mc.vram_is_ddr = true;
  1706. }
  1707. } else if (rdev->family <= CHIP_RV280) {
  1708. tmp = RREG32(RADEON_MEM_CNTL);
  1709. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1710. rdev->mc.vram_width = 128;
  1711. } else {
  1712. rdev->mc.vram_width = 64;
  1713. }
  1714. } else {
  1715. /* newer IGPs */
  1716. rdev->mc.vram_width = 128;
  1717. }
  1718. }
  1719. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1720. {
  1721. u32 aper_size;
  1722. u8 byte;
  1723. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1724. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1725. * that is has the 2nd generation multifunction PCI interface
  1726. */
  1727. if (rdev->family == CHIP_RV280 ||
  1728. rdev->family >= CHIP_RV350) {
  1729. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1730. ~RADEON_HDP_APER_CNTL);
  1731. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1732. return aper_size * 2;
  1733. }
  1734. /* Older cards have all sorts of funny issues to deal with. First
  1735. * check if it's a multifunction card by reading the PCI config
  1736. * header type... Limit those to one aperture size
  1737. */
  1738. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1739. if (byte & 0x80) {
  1740. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1741. DRM_INFO("Limiting VRAM to one aperture\n");
  1742. return aper_size;
  1743. }
  1744. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1745. * have set it up. We don't write this as it's broken on some ASICs but
  1746. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1747. */
  1748. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1749. return aper_size * 2;
  1750. return aper_size;
  1751. }
  1752. void r100_vram_init_sizes(struct radeon_device *rdev)
  1753. {
  1754. u64 config_aper_size;
  1755. u32 accessible;
  1756. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1757. if (rdev->flags & RADEON_IS_IGP) {
  1758. uint32_t tom;
  1759. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1760. tom = RREG32(RADEON_NB_TOM);
  1761. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1762. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1763. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1764. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1765. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1766. } else {
  1767. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1768. /* Some production boards of m6 will report 0
  1769. * if it's 8 MB
  1770. */
  1771. if (rdev->mc.real_vram_size == 0) {
  1772. rdev->mc.real_vram_size = 8192 * 1024;
  1773. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1774. }
  1775. /* let driver place VRAM */
  1776. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1777. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1778. * Novell bug 204882 + along with lots of ubuntu ones */
  1779. if (config_aper_size > rdev->mc.real_vram_size)
  1780. rdev->mc.mc_vram_size = config_aper_size;
  1781. else
  1782. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1783. }
  1784. /* work out accessible VRAM */
  1785. accessible = r100_get_accessible_vram(rdev);
  1786. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1787. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1788. if (accessible > rdev->mc.aper_size)
  1789. accessible = rdev->mc.aper_size;
  1790. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1791. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1792. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1793. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1794. }
  1795. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1796. {
  1797. uint32_t temp;
  1798. temp = RREG32(RADEON_CONFIG_CNTL);
  1799. if (state == false) {
  1800. temp &= ~(1<<8);
  1801. temp |= (1<<9);
  1802. } else {
  1803. temp &= ~(1<<9);
  1804. }
  1805. WREG32(RADEON_CONFIG_CNTL, temp);
  1806. }
  1807. void r100_vram_info(struct radeon_device *rdev)
  1808. {
  1809. r100_vram_get_type(rdev);
  1810. r100_vram_init_sizes(rdev);
  1811. }
  1812. /*
  1813. * Indirect registers accessor
  1814. */
  1815. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1816. {
  1817. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1818. return;
  1819. }
  1820. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1821. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1822. }
  1823. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1824. {
  1825. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1826. * or the chip could hang on a subsequent access
  1827. */
  1828. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1829. udelay(5000);
  1830. }
  1831. /* This function is required to workaround a hardware bug in some (all?)
  1832. * revisions of the R300. This workaround should be called after every
  1833. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1834. * may not be correct.
  1835. */
  1836. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1837. uint32_t save, tmp;
  1838. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1839. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1840. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1841. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1842. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1843. }
  1844. }
  1845. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1846. {
  1847. uint32_t data;
  1848. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1849. r100_pll_errata_after_index(rdev);
  1850. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1851. r100_pll_errata_after_data(rdev);
  1852. return data;
  1853. }
  1854. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1855. {
  1856. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1857. r100_pll_errata_after_index(rdev);
  1858. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1859. r100_pll_errata_after_data(rdev);
  1860. }
  1861. void r100_set_safe_registers(struct radeon_device *rdev)
  1862. {
  1863. if (ASIC_IS_RN50(rdev)) {
  1864. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1865. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1866. } else if (rdev->family < CHIP_R200) {
  1867. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1868. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1869. } else {
  1870. r200_set_safe_registers(rdev);
  1871. }
  1872. }
  1873. /*
  1874. * Debugfs info
  1875. */
  1876. #if defined(CONFIG_DEBUG_FS)
  1877. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1878. {
  1879. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1880. struct drm_device *dev = node->minor->dev;
  1881. struct radeon_device *rdev = dev->dev_private;
  1882. uint32_t reg, value;
  1883. unsigned i;
  1884. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1885. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1886. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1887. for (i = 0; i < 64; i++) {
  1888. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1889. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1890. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1891. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1892. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1893. }
  1894. return 0;
  1895. }
  1896. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1897. {
  1898. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1899. struct drm_device *dev = node->minor->dev;
  1900. struct radeon_device *rdev = dev->dev_private;
  1901. uint32_t rdp, wdp;
  1902. unsigned count, i, j;
  1903. radeon_ring_free_size(rdev);
  1904. rdp = RREG32(RADEON_CP_RB_RPTR);
  1905. wdp = RREG32(RADEON_CP_RB_WPTR);
  1906. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1907. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1908. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1909. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1910. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1911. seq_printf(m, "%u dwords in ring\n", count);
  1912. for (j = 0; j <= count; j++) {
  1913. i = (rdp + j) & rdev->cp.ptr_mask;
  1914. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1915. }
  1916. return 0;
  1917. }
  1918. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1919. {
  1920. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1921. struct drm_device *dev = node->minor->dev;
  1922. struct radeon_device *rdev = dev->dev_private;
  1923. uint32_t csq_stat, csq2_stat, tmp;
  1924. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1925. unsigned i;
  1926. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1927. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1928. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1929. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1930. r_rptr = (csq_stat >> 0) & 0x3ff;
  1931. r_wptr = (csq_stat >> 10) & 0x3ff;
  1932. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1933. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1934. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1935. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1936. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1937. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1938. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1939. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1940. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1941. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1942. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1943. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1944. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1945. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1946. seq_printf(m, "Ring fifo:\n");
  1947. for (i = 0; i < 256; i++) {
  1948. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1949. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1950. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1951. }
  1952. seq_printf(m, "Indirect1 fifo:\n");
  1953. for (i = 256; i <= 512; i++) {
  1954. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1955. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1956. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1957. }
  1958. seq_printf(m, "Indirect2 fifo:\n");
  1959. for (i = 640; i < ib1_wptr; i++) {
  1960. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1961. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1962. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1963. }
  1964. return 0;
  1965. }
  1966. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1967. {
  1968. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1969. struct drm_device *dev = node->minor->dev;
  1970. struct radeon_device *rdev = dev->dev_private;
  1971. uint32_t tmp;
  1972. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1973. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1974. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1975. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1976. tmp = RREG32(RADEON_BUS_CNTL);
  1977. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1978. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1979. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1980. tmp = RREG32(RADEON_AGP_BASE);
  1981. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1982. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1983. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1984. tmp = RREG32(0x01D0);
  1985. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1986. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1987. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1988. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1989. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1990. tmp = RREG32(0x01E4);
  1991. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1992. return 0;
  1993. }
  1994. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1995. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1996. };
  1997. static struct drm_info_list r100_debugfs_cp_list[] = {
  1998. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1999. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2000. };
  2001. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2002. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2003. };
  2004. #endif
  2005. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2006. {
  2007. #if defined(CONFIG_DEBUG_FS)
  2008. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2009. #else
  2010. return 0;
  2011. #endif
  2012. }
  2013. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2014. {
  2015. #if defined(CONFIG_DEBUG_FS)
  2016. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2017. #else
  2018. return 0;
  2019. #endif
  2020. }
  2021. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2022. {
  2023. #if defined(CONFIG_DEBUG_FS)
  2024. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2025. #else
  2026. return 0;
  2027. #endif
  2028. }
  2029. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2030. uint32_t tiling_flags, uint32_t pitch,
  2031. uint32_t offset, uint32_t obj_size)
  2032. {
  2033. int surf_index = reg * 16;
  2034. int flags = 0;
  2035. /* r100/r200 divide by 16 */
  2036. if (rdev->family < CHIP_R300)
  2037. flags = pitch / 16;
  2038. else
  2039. flags = pitch / 8;
  2040. if (rdev->family <= CHIP_RS200) {
  2041. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2042. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2043. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2044. if (tiling_flags & RADEON_TILING_MACRO)
  2045. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2046. } else if (rdev->family <= CHIP_RV280) {
  2047. if (tiling_flags & (RADEON_TILING_MACRO))
  2048. flags |= R200_SURF_TILE_COLOR_MACRO;
  2049. if (tiling_flags & RADEON_TILING_MICRO)
  2050. flags |= R200_SURF_TILE_COLOR_MICRO;
  2051. } else {
  2052. if (tiling_flags & RADEON_TILING_MACRO)
  2053. flags |= R300_SURF_TILE_MACRO;
  2054. if (tiling_flags & RADEON_TILING_MICRO)
  2055. flags |= R300_SURF_TILE_MICRO;
  2056. }
  2057. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2058. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2059. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2060. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2061. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2062. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2063. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2064. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2065. return 0;
  2066. }
  2067. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2068. {
  2069. int surf_index = reg * 16;
  2070. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2071. }
  2072. void r100_bandwidth_update(struct radeon_device *rdev)
  2073. {
  2074. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2075. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2076. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2077. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2078. fixed20_12 memtcas_ff[8] = {
  2079. fixed_init(1),
  2080. fixed_init(2),
  2081. fixed_init(3),
  2082. fixed_init(0),
  2083. fixed_init_half(1),
  2084. fixed_init_half(2),
  2085. fixed_init(0),
  2086. };
  2087. fixed20_12 memtcas_rs480_ff[8] = {
  2088. fixed_init(0),
  2089. fixed_init(1),
  2090. fixed_init(2),
  2091. fixed_init(3),
  2092. fixed_init(0),
  2093. fixed_init_half(1),
  2094. fixed_init_half(2),
  2095. fixed_init_half(3),
  2096. };
  2097. fixed20_12 memtcas2_ff[8] = {
  2098. fixed_init(0),
  2099. fixed_init(1),
  2100. fixed_init(2),
  2101. fixed_init(3),
  2102. fixed_init(4),
  2103. fixed_init(5),
  2104. fixed_init(6),
  2105. fixed_init(7),
  2106. };
  2107. fixed20_12 memtrbs[8] = {
  2108. fixed_init(1),
  2109. fixed_init_half(1),
  2110. fixed_init(2),
  2111. fixed_init_half(2),
  2112. fixed_init(3),
  2113. fixed_init_half(3),
  2114. fixed_init(4),
  2115. fixed_init_half(4)
  2116. };
  2117. fixed20_12 memtrbs_r4xx[8] = {
  2118. fixed_init(4),
  2119. fixed_init(5),
  2120. fixed_init(6),
  2121. fixed_init(7),
  2122. fixed_init(8),
  2123. fixed_init(9),
  2124. fixed_init(10),
  2125. fixed_init(11)
  2126. };
  2127. fixed20_12 min_mem_eff;
  2128. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2129. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2130. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2131. disp_drain_rate2, read_return_rate;
  2132. fixed20_12 time_disp1_drop_priority;
  2133. int c;
  2134. int cur_size = 16; /* in octawords */
  2135. int critical_point = 0, critical_point2;
  2136. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2137. int stop_req, max_stop_req;
  2138. struct drm_display_mode *mode1 = NULL;
  2139. struct drm_display_mode *mode2 = NULL;
  2140. uint32_t pixel_bytes1 = 0;
  2141. uint32_t pixel_bytes2 = 0;
  2142. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2143. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2144. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2145. }
  2146. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2147. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2148. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2149. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2150. }
  2151. }
  2152. min_mem_eff.full = rfixed_const_8(0);
  2153. /* get modes */
  2154. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2155. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2156. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2157. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2158. /* check crtc enables */
  2159. if (mode2)
  2160. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2161. if (mode1)
  2162. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2163. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2164. }
  2165. /*
  2166. * determine is there is enough bw for current mode
  2167. */
  2168. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2169. temp_ff.full = rfixed_const(100);
  2170. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2171. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2172. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2173. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2174. temp_ff.full = rfixed_const(temp);
  2175. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2176. pix_clk.full = 0;
  2177. pix_clk2.full = 0;
  2178. peak_disp_bw.full = 0;
  2179. if (mode1) {
  2180. temp_ff.full = rfixed_const(1000);
  2181. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2182. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2183. temp_ff.full = rfixed_const(pixel_bytes1);
  2184. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2185. }
  2186. if (mode2) {
  2187. temp_ff.full = rfixed_const(1000);
  2188. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2189. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2190. temp_ff.full = rfixed_const(pixel_bytes2);
  2191. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2192. }
  2193. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2194. if (peak_disp_bw.full >= mem_bw.full) {
  2195. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2196. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2197. }
  2198. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2199. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2200. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2201. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2202. mem_trp = ((temp & 0x3)) + 1;
  2203. mem_tras = ((temp & 0x70) >> 4) + 1;
  2204. } else if (rdev->family == CHIP_R300 ||
  2205. rdev->family == CHIP_R350) { /* r300, r350 */
  2206. mem_trcd = (temp & 0x7) + 1;
  2207. mem_trp = ((temp >> 8) & 0x7) + 1;
  2208. mem_tras = ((temp >> 11) & 0xf) + 4;
  2209. } else if (rdev->family == CHIP_RV350 ||
  2210. rdev->family <= CHIP_RV380) {
  2211. /* rv3x0 */
  2212. mem_trcd = (temp & 0x7) + 3;
  2213. mem_trp = ((temp >> 8) & 0x7) + 3;
  2214. mem_tras = ((temp >> 11) & 0xf) + 6;
  2215. } else if (rdev->family == CHIP_R420 ||
  2216. rdev->family == CHIP_R423 ||
  2217. rdev->family == CHIP_RV410) {
  2218. /* r4xx */
  2219. mem_trcd = (temp & 0xf) + 3;
  2220. if (mem_trcd > 15)
  2221. mem_trcd = 15;
  2222. mem_trp = ((temp >> 8) & 0xf) + 3;
  2223. if (mem_trp > 15)
  2224. mem_trp = 15;
  2225. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2226. if (mem_tras > 31)
  2227. mem_tras = 31;
  2228. } else { /* RV200, R200 */
  2229. mem_trcd = (temp & 0x7) + 1;
  2230. mem_trp = ((temp >> 8) & 0x7) + 1;
  2231. mem_tras = ((temp >> 12) & 0xf) + 4;
  2232. }
  2233. /* convert to FF */
  2234. trcd_ff.full = rfixed_const(mem_trcd);
  2235. trp_ff.full = rfixed_const(mem_trp);
  2236. tras_ff.full = rfixed_const(mem_tras);
  2237. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2238. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2239. data = (temp & (7 << 20)) >> 20;
  2240. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2241. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2242. tcas_ff = memtcas_rs480_ff[data];
  2243. else
  2244. tcas_ff = memtcas_ff[data];
  2245. } else
  2246. tcas_ff = memtcas2_ff[data];
  2247. if (rdev->family == CHIP_RS400 ||
  2248. rdev->family == CHIP_RS480) {
  2249. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2250. data = (temp >> 23) & 0x7;
  2251. if (data < 5)
  2252. tcas_ff.full += rfixed_const(data);
  2253. }
  2254. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2255. /* on the R300, Tcas is included in Trbs.
  2256. */
  2257. temp = RREG32(RADEON_MEM_CNTL);
  2258. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2259. if (data == 1) {
  2260. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2261. temp = RREG32(R300_MC_IND_INDEX);
  2262. temp &= ~R300_MC_IND_ADDR_MASK;
  2263. temp |= R300_MC_READ_CNTL_CD_mcind;
  2264. WREG32(R300_MC_IND_INDEX, temp);
  2265. temp = RREG32(R300_MC_IND_DATA);
  2266. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2267. } else {
  2268. temp = RREG32(R300_MC_READ_CNTL_AB);
  2269. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2270. }
  2271. } else {
  2272. temp = RREG32(R300_MC_READ_CNTL_AB);
  2273. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2274. }
  2275. if (rdev->family == CHIP_RV410 ||
  2276. rdev->family == CHIP_R420 ||
  2277. rdev->family == CHIP_R423)
  2278. trbs_ff = memtrbs_r4xx[data];
  2279. else
  2280. trbs_ff = memtrbs[data];
  2281. tcas_ff.full += trbs_ff.full;
  2282. }
  2283. sclk_eff_ff.full = sclk_ff.full;
  2284. if (rdev->flags & RADEON_IS_AGP) {
  2285. fixed20_12 agpmode_ff;
  2286. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2287. temp_ff.full = rfixed_const_666(16);
  2288. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2289. }
  2290. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2291. if (ASIC_IS_R300(rdev)) {
  2292. sclk_delay_ff.full = rfixed_const(250);
  2293. } else {
  2294. if ((rdev->family == CHIP_RV100) ||
  2295. rdev->flags & RADEON_IS_IGP) {
  2296. if (rdev->mc.vram_is_ddr)
  2297. sclk_delay_ff.full = rfixed_const(41);
  2298. else
  2299. sclk_delay_ff.full = rfixed_const(33);
  2300. } else {
  2301. if (rdev->mc.vram_width == 128)
  2302. sclk_delay_ff.full = rfixed_const(57);
  2303. else
  2304. sclk_delay_ff.full = rfixed_const(41);
  2305. }
  2306. }
  2307. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2308. if (rdev->mc.vram_is_ddr) {
  2309. if (rdev->mc.vram_width == 32) {
  2310. k1.full = rfixed_const(40);
  2311. c = 3;
  2312. } else {
  2313. k1.full = rfixed_const(20);
  2314. c = 1;
  2315. }
  2316. } else {
  2317. k1.full = rfixed_const(40);
  2318. c = 3;
  2319. }
  2320. temp_ff.full = rfixed_const(2);
  2321. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2322. temp_ff.full = rfixed_const(c);
  2323. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2324. temp_ff.full = rfixed_const(4);
  2325. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2326. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2327. mc_latency_mclk.full += k1.full;
  2328. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2329. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2330. /*
  2331. HW cursor time assuming worst case of full size colour cursor.
  2332. */
  2333. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2334. temp_ff.full += trcd_ff.full;
  2335. if (temp_ff.full < tras_ff.full)
  2336. temp_ff.full = tras_ff.full;
  2337. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2338. temp_ff.full = rfixed_const(cur_size);
  2339. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2340. /*
  2341. Find the total latency for the display data.
  2342. */
  2343. disp_latency_overhead.full = rfixed_const(8);
  2344. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2345. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2346. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2347. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2348. disp_latency.full = mc_latency_mclk.full;
  2349. else
  2350. disp_latency.full = mc_latency_sclk.full;
  2351. /* setup Max GRPH_STOP_REQ default value */
  2352. if (ASIC_IS_RV100(rdev))
  2353. max_stop_req = 0x5c;
  2354. else
  2355. max_stop_req = 0x7c;
  2356. if (mode1) {
  2357. /* CRTC1
  2358. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2359. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2360. */
  2361. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2362. if (stop_req > max_stop_req)
  2363. stop_req = max_stop_req;
  2364. /*
  2365. Find the drain rate of the display buffer.
  2366. */
  2367. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2368. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2369. /*
  2370. Find the critical point of the display buffer.
  2371. */
  2372. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2373. crit_point_ff.full += rfixed_const_half(0);
  2374. critical_point = rfixed_trunc(crit_point_ff);
  2375. if (rdev->disp_priority == 2) {
  2376. critical_point = 0;
  2377. }
  2378. /*
  2379. The critical point should never be above max_stop_req-4. Setting
  2380. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2381. */
  2382. if (max_stop_req - critical_point < 4)
  2383. critical_point = 0;
  2384. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2385. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2386. critical_point = 0x10;
  2387. }
  2388. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2389. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2390. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2391. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2392. if ((rdev->family == CHIP_R350) &&
  2393. (stop_req > 0x15)) {
  2394. stop_req -= 0x10;
  2395. }
  2396. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2397. temp |= RADEON_GRPH_BUFFER_SIZE;
  2398. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2399. RADEON_GRPH_CRITICAL_AT_SOF |
  2400. RADEON_GRPH_STOP_CNTL);
  2401. /*
  2402. Write the result into the register.
  2403. */
  2404. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2405. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2406. #if 0
  2407. if ((rdev->family == CHIP_RS400) ||
  2408. (rdev->family == CHIP_RS480)) {
  2409. /* attempt to program RS400 disp regs correctly ??? */
  2410. temp = RREG32(RS400_DISP1_REG_CNTL);
  2411. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2412. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2413. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2414. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2415. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2416. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2417. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2418. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2419. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2420. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2421. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2422. }
  2423. #endif
  2424. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2425. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2426. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2427. }
  2428. if (mode2) {
  2429. u32 grph2_cntl;
  2430. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2431. if (stop_req > max_stop_req)
  2432. stop_req = max_stop_req;
  2433. /*
  2434. Find the drain rate of the display buffer.
  2435. */
  2436. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2437. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2438. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2439. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2440. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2441. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2442. if ((rdev->family == CHIP_R350) &&
  2443. (stop_req > 0x15)) {
  2444. stop_req -= 0x10;
  2445. }
  2446. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2447. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2448. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2449. RADEON_GRPH_CRITICAL_AT_SOF |
  2450. RADEON_GRPH_STOP_CNTL);
  2451. if ((rdev->family == CHIP_RS100) ||
  2452. (rdev->family == CHIP_RS200))
  2453. critical_point2 = 0;
  2454. else {
  2455. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2456. temp_ff.full = rfixed_const(temp);
  2457. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2458. if (sclk_ff.full < temp_ff.full)
  2459. temp_ff.full = sclk_ff.full;
  2460. read_return_rate.full = temp_ff.full;
  2461. if (mode1) {
  2462. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2463. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2464. } else {
  2465. time_disp1_drop_priority.full = 0;
  2466. }
  2467. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2468. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2469. crit_point_ff.full += rfixed_const_half(0);
  2470. critical_point2 = rfixed_trunc(crit_point_ff);
  2471. if (rdev->disp_priority == 2) {
  2472. critical_point2 = 0;
  2473. }
  2474. if (max_stop_req - critical_point2 < 4)
  2475. critical_point2 = 0;
  2476. }
  2477. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2478. /* some R300 cards have problem with this set to 0 */
  2479. critical_point2 = 0x10;
  2480. }
  2481. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2482. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2483. if ((rdev->family == CHIP_RS400) ||
  2484. (rdev->family == CHIP_RS480)) {
  2485. #if 0
  2486. /* attempt to program RS400 disp2 regs correctly ??? */
  2487. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2488. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2489. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2490. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2491. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2492. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2493. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2494. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2495. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2496. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2497. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2498. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2499. #endif
  2500. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2501. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2502. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2503. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2504. }
  2505. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2506. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2507. }
  2508. }
  2509. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2510. {
  2511. DRM_ERROR("pitch %d\n", t->pitch);
  2512. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2513. DRM_ERROR("width %d\n", t->width);
  2514. DRM_ERROR("width_11 %d\n", t->width_11);
  2515. DRM_ERROR("height %d\n", t->height);
  2516. DRM_ERROR("height_11 %d\n", t->height_11);
  2517. DRM_ERROR("num levels %d\n", t->num_levels);
  2518. DRM_ERROR("depth %d\n", t->txdepth);
  2519. DRM_ERROR("bpp %d\n", t->cpp);
  2520. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2521. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2522. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2523. DRM_ERROR("compress format %d\n", t->compress_format);
  2524. }
  2525. static int r100_cs_track_cube(struct radeon_device *rdev,
  2526. struct r100_cs_track *track, unsigned idx)
  2527. {
  2528. unsigned face, w, h;
  2529. struct radeon_bo *cube_robj;
  2530. unsigned long size;
  2531. for (face = 0; face < 5; face++) {
  2532. cube_robj = track->textures[idx].cube_info[face].robj;
  2533. w = track->textures[idx].cube_info[face].width;
  2534. h = track->textures[idx].cube_info[face].height;
  2535. size = w * h;
  2536. size *= track->textures[idx].cpp;
  2537. size += track->textures[idx].cube_info[face].offset;
  2538. if (size > radeon_bo_size(cube_robj)) {
  2539. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2540. size, radeon_bo_size(cube_robj));
  2541. r100_cs_track_texture_print(&track->textures[idx]);
  2542. return -1;
  2543. }
  2544. }
  2545. return 0;
  2546. }
  2547. static int r100_track_compress_size(int compress_format, int w, int h)
  2548. {
  2549. int block_width, block_height, block_bytes;
  2550. int wblocks, hblocks;
  2551. int min_wblocks;
  2552. int sz;
  2553. block_width = 4;
  2554. block_height = 4;
  2555. switch (compress_format) {
  2556. case R100_TRACK_COMP_DXT1:
  2557. block_bytes = 8;
  2558. min_wblocks = 4;
  2559. break;
  2560. default:
  2561. case R100_TRACK_COMP_DXT35:
  2562. block_bytes = 16;
  2563. min_wblocks = 2;
  2564. break;
  2565. }
  2566. hblocks = (h + block_height - 1) / block_height;
  2567. wblocks = (w + block_width - 1) / block_width;
  2568. if (wblocks < min_wblocks)
  2569. wblocks = min_wblocks;
  2570. sz = wblocks * hblocks * block_bytes;
  2571. return sz;
  2572. }
  2573. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2574. struct r100_cs_track *track)
  2575. {
  2576. struct radeon_bo *robj;
  2577. unsigned long size;
  2578. unsigned u, i, w, h;
  2579. int ret;
  2580. for (u = 0; u < track->num_texture; u++) {
  2581. if (!track->textures[u].enabled)
  2582. continue;
  2583. robj = track->textures[u].robj;
  2584. if (robj == NULL) {
  2585. DRM_ERROR("No texture bound to unit %u\n", u);
  2586. return -EINVAL;
  2587. }
  2588. size = 0;
  2589. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2590. if (track->textures[u].use_pitch) {
  2591. if (rdev->family < CHIP_R300)
  2592. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2593. else
  2594. w = track->textures[u].pitch / (1 << i);
  2595. } else {
  2596. w = track->textures[u].width;
  2597. if (rdev->family >= CHIP_RV515)
  2598. w |= track->textures[u].width_11;
  2599. w = w / (1 << i);
  2600. if (track->textures[u].roundup_w)
  2601. w = roundup_pow_of_two(w);
  2602. }
  2603. h = track->textures[u].height;
  2604. if (rdev->family >= CHIP_RV515)
  2605. h |= track->textures[u].height_11;
  2606. h = h / (1 << i);
  2607. if (track->textures[u].roundup_h)
  2608. h = roundup_pow_of_two(h);
  2609. if (track->textures[u].compress_format) {
  2610. size += r100_track_compress_size(track->textures[u].compress_format, w, h);
  2611. /* compressed textures are block based */
  2612. } else
  2613. size += w * h;
  2614. }
  2615. size *= track->textures[u].cpp;
  2616. switch (track->textures[u].tex_coord_type) {
  2617. case 0:
  2618. break;
  2619. case 1:
  2620. size *= (1 << track->textures[u].txdepth);
  2621. break;
  2622. case 2:
  2623. if (track->separate_cube) {
  2624. ret = r100_cs_track_cube(rdev, track, u);
  2625. if (ret)
  2626. return ret;
  2627. } else
  2628. size *= 6;
  2629. break;
  2630. default:
  2631. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2632. "%u\n", track->textures[u].tex_coord_type, u);
  2633. return -EINVAL;
  2634. }
  2635. if (size > radeon_bo_size(robj)) {
  2636. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2637. "%lu\n", u, size, radeon_bo_size(robj));
  2638. r100_cs_track_texture_print(&track->textures[u]);
  2639. return -EINVAL;
  2640. }
  2641. }
  2642. return 0;
  2643. }
  2644. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2645. {
  2646. unsigned i;
  2647. unsigned long size;
  2648. unsigned prim_walk;
  2649. unsigned nverts;
  2650. for (i = 0; i < track->num_cb; i++) {
  2651. if (track->cb[i].robj == NULL) {
  2652. if (!(track->fastfill || track->color_channel_mask ||
  2653. track->blend_read_enable)) {
  2654. continue;
  2655. }
  2656. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2657. return -EINVAL;
  2658. }
  2659. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2660. size += track->cb[i].offset;
  2661. if (size > radeon_bo_size(track->cb[i].robj)) {
  2662. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2663. "(need %lu have %lu) !\n", i, size,
  2664. radeon_bo_size(track->cb[i].robj));
  2665. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2666. i, track->cb[i].pitch, track->cb[i].cpp,
  2667. track->cb[i].offset, track->maxy);
  2668. return -EINVAL;
  2669. }
  2670. }
  2671. if (track->z_enabled) {
  2672. if (track->zb.robj == NULL) {
  2673. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2674. return -EINVAL;
  2675. }
  2676. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2677. size += track->zb.offset;
  2678. if (size > radeon_bo_size(track->zb.robj)) {
  2679. DRM_ERROR("[drm] Buffer too small for z buffer "
  2680. "(need %lu have %lu) !\n", size,
  2681. radeon_bo_size(track->zb.robj));
  2682. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2683. track->zb.pitch, track->zb.cpp,
  2684. track->zb.offset, track->maxy);
  2685. return -EINVAL;
  2686. }
  2687. }
  2688. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2689. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2690. switch (prim_walk) {
  2691. case 1:
  2692. for (i = 0; i < track->num_arrays; i++) {
  2693. size = track->arrays[i].esize * track->max_indx * 4;
  2694. if (track->arrays[i].robj == NULL) {
  2695. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2696. "bound\n", prim_walk, i);
  2697. return -EINVAL;
  2698. }
  2699. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2700. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2701. "need %lu dwords have %lu dwords\n",
  2702. prim_walk, i, size >> 2,
  2703. radeon_bo_size(track->arrays[i].robj)
  2704. >> 2);
  2705. DRM_ERROR("Max indices %u\n", track->max_indx);
  2706. return -EINVAL;
  2707. }
  2708. }
  2709. break;
  2710. case 2:
  2711. for (i = 0; i < track->num_arrays; i++) {
  2712. size = track->arrays[i].esize * (nverts - 1) * 4;
  2713. if (track->arrays[i].robj == NULL) {
  2714. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2715. "bound\n", prim_walk, i);
  2716. return -EINVAL;
  2717. }
  2718. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2719. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2720. "need %lu dwords have %lu dwords\n",
  2721. prim_walk, i, size >> 2,
  2722. radeon_bo_size(track->arrays[i].robj)
  2723. >> 2);
  2724. return -EINVAL;
  2725. }
  2726. }
  2727. break;
  2728. case 3:
  2729. size = track->vtx_size * nverts;
  2730. if (size != track->immd_dwords) {
  2731. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2732. track->immd_dwords, size);
  2733. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2734. nverts, track->vtx_size);
  2735. return -EINVAL;
  2736. }
  2737. break;
  2738. default:
  2739. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2740. prim_walk);
  2741. return -EINVAL;
  2742. }
  2743. return r100_cs_track_texture_check(rdev, track);
  2744. }
  2745. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2746. {
  2747. unsigned i, face;
  2748. if (rdev->family < CHIP_R300) {
  2749. track->num_cb = 1;
  2750. if (rdev->family <= CHIP_RS200)
  2751. track->num_texture = 3;
  2752. else
  2753. track->num_texture = 6;
  2754. track->maxy = 2048;
  2755. track->separate_cube = 1;
  2756. } else {
  2757. track->num_cb = 4;
  2758. track->num_texture = 16;
  2759. track->maxy = 4096;
  2760. track->separate_cube = 0;
  2761. }
  2762. for (i = 0; i < track->num_cb; i++) {
  2763. track->cb[i].robj = NULL;
  2764. track->cb[i].pitch = 8192;
  2765. track->cb[i].cpp = 16;
  2766. track->cb[i].offset = 0;
  2767. }
  2768. track->z_enabled = true;
  2769. track->zb.robj = NULL;
  2770. track->zb.pitch = 8192;
  2771. track->zb.cpp = 4;
  2772. track->zb.offset = 0;
  2773. track->vtx_size = 0x7F;
  2774. track->immd_dwords = 0xFFFFFFFFUL;
  2775. track->num_arrays = 11;
  2776. track->max_indx = 0x00FFFFFFUL;
  2777. for (i = 0; i < track->num_arrays; i++) {
  2778. track->arrays[i].robj = NULL;
  2779. track->arrays[i].esize = 0x7F;
  2780. }
  2781. for (i = 0; i < track->num_texture; i++) {
  2782. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2783. track->textures[i].pitch = 16536;
  2784. track->textures[i].width = 16536;
  2785. track->textures[i].height = 16536;
  2786. track->textures[i].width_11 = 1 << 11;
  2787. track->textures[i].height_11 = 1 << 11;
  2788. track->textures[i].num_levels = 12;
  2789. if (rdev->family <= CHIP_RS200) {
  2790. track->textures[i].tex_coord_type = 0;
  2791. track->textures[i].txdepth = 0;
  2792. } else {
  2793. track->textures[i].txdepth = 16;
  2794. track->textures[i].tex_coord_type = 1;
  2795. }
  2796. track->textures[i].cpp = 64;
  2797. track->textures[i].robj = NULL;
  2798. /* CS IB emission code makes sure texture unit are disabled */
  2799. track->textures[i].enabled = false;
  2800. track->textures[i].roundup_w = true;
  2801. track->textures[i].roundup_h = true;
  2802. if (track->separate_cube)
  2803. for (face = 0; face < 5; face++) {
  2804. track->textures[i].cube_info[face].robj = NULL;
  2805. track->textures[i].cube_info[face].width = 16536;
  2806. track->textures[i].cube_info[face].height = 16536;
  2807. track->textures[i].cube_info[face].offset = 0;
  2808. }
  2809. }
  2810. }
  2811. int r100_ring_test(struct radeon_device *rdev)
  2812. {
  2813. uint32_t scratch;
  2814. uint32_t tmp = 0;
  2815. unsigned i;
  2816. int r;
  2817. r = radeon_scratch_get(rdev, &scratch);
  2818. if (r) {
  2819. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2820. return r;
  2821. }
  2822. WREG32(scratch, 0xCAFEDEAD);
  2823. r = radeon_ring_lock(rdev, 2);
  2824. if (r) {
  2825. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2826. radeon_scratch_free(rdev, scratch);
  2827. return r;
  2828. }
  2829. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2830. radeon_ring_write(rdev, 0xDEADBEEF);
  2831. radeon_ring_unlock_commit(rdev);
  2832. for (i = 0; i < rdev->usec_timeout; i++) {
  2833. tmp = RREG32(scratch);
  2834. if (tmp == 0xDEADBEEF) {
  2835. break;
  2836. }
  2837. DRM_UDELAY(1);
  2838. }
  2839. if (i < rdev->usec_timeout) {
  2840. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2841. } else {
  2842. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2843. scratch, tmp);
  2844. r = -EINVAL;
  2845. }
  2846. radeon_scratch_free(rdev, scratch);
  2847. return r;
  2848. }
  2849. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2850. {
  2851. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2852. radeon_ring_write(rdev, ib->gpu_addr);
  2853. radeon_ring_write(rdev, ib->length_dw);
  2854. }
  2855. int r100_ib_test(struct radeon_device *rdev)
  2856. {
  2857. struct radeon_ib *ib;
  2858. uint32_t scratch;
  2859. uint32_t tmp = 0;
  2860. unsigned i;
  2861. int r;
  2862. r = radeon_scratch_get(rdev, &scratch);
  2863. if (r) {
  2864. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2865. return r;
  2866. }
  2867. WREG32(scratch, 0xCAFEDEAD);
  2868. r = radeon_ib_get(rdev, &ib);
  2869. if (r) {
  2870. return r;
  2871. }
  2872. ib->ptr[0] = PACKET0(scratch, 0);
  2873. ib->ptr[1] = 0xDEADBEEF;
  2874. ib->ptr[2] = PACKET2(0);
  2875. ib->ptr[3] = PACKET2(0);
  2876. ib->ptr[4] = PACKET2(0);
  2877. ib->ptr[5] = PACKET2(0);
  2878. ib->ptr[6] = PACKET2(0);
  2879. ib->ptr[7] = PACKET2(0);
  2880. ib->length_dw = 8;
  2881. r = radeon_ib_schedule(rdev, ib);
  2882. if (r) {
  2883. radeon_scratch_free(rdev, scratch);
  2884. radeon_ib_free(rdev, &ib);
  2885. return r;
  2886. }
  2887. r = radeon_fence_wait(ib->fence, false);
  2888. if (r) {
  2889. return r;
  2890. }
  2891. for (i = 0; i < rdev->usec_timeout; i++) {
  2892. tmp = RREG32(scratch);
  2893. if (tmp == 0xDEADBEEF) {
  2894. break;
  2895. }
  2896. DRM_UDELAY(1);
  2897. }
  2898. if (i < rdev->usec_timeout) {
  2899. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2900. } else {
  2901. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2902. scratch, tmp);
  2903. r = -EINVAL;
  2904. }
  2905. radeon_scratch_free(rdev, scratch);
  2906. radeon_ib_free(rdev, &ib);
  2907. return r;
  2908. }
  2909. void r100_ib_fini(struct radeon_device *rdev)
  2910. {
  2911. radeon_ib_pool_fini(rdev);
  2912. }
  2913. int r100_ib_init(struct radeon_device *rdev)
  2914. {
  2915. int r;
  2916. r = radeon_ib_pool_init(rdev);
  2917. if (r) {
  2918. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2919. r100_ib_fini(rdev);
  2920. return r;
  2921. }
  2922. r = r100_ib_test(rdev);
  2923. if (r) {
  2924. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2925. r100_ib_fini(rdev);
  2926. return r;
  2927. }
  2928. return 0;
  2929. }
  2930. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2931. {
  2932. /* Shutdown CP we shouldn't need to do that but better be safe than
  2933. * sorry
  2934. */
  2935. rdev->cp.ready = false;
  2936. WREG32(R_000740_CP_CSQ_CNTL, 0);
  2937. /* Save few CRTC registers */
  2938. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  2939. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  2940. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  2941. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  2942. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2943. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  2944. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  2945. }
  2946. /* Disable VGA aperture access */
  2947. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  2948. /* Disable cursor, overlay, crtc */
  2949. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  2950. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  2951. S_000054_CRTC_DISPLAY_DIS(1));
  2952. WREG32(R_000050_CRTC_GEN_CNTL,
  2953. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  2954. S_000050_CRTC_DISP_REQ_EN_B(1));
  2955. WREG32(R_000420_OV0_SCALE_CNTL,
  2956. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  2957. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  2958. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2959. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  2960. S_000360_CUR2_LOCK(1));
  2961. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  2962. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  2963. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  2964. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  2965. WREG32(R_000360_CUR2_OFFSET,
  2966. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  2967. }
  2968. }
  2969. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  2970. {
  2971. /* Update base address for crtc */
  2972. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  2973. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2974. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  2975. rdev->mc.vram_location);
  2976. }
  2977. /* Restore CRTC registers */
  2978. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  2979. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  2980. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  2981. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2982. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  2983. }
  2984. }
  2985. void r100_vga_render_disable(struct radeon_device *rdev)
  2986. {
  2987. u32 tmp;
  2988. tmp = RREG8(R_0003C2_GENMO_WT);
  2989. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  2990. }
  2991. static void r100_debugfs(struct radeon_device *rdev)
  2992. {
  2993. int r;
  2994. r = r100_debugfs_mc_info_init(rdev);
  2995. if (r)
  2996. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  2997. }
  2998. static void r100_mc_program(struct radeon_device *rdev)
  2999. {
  3000. struct r100_mc_save save;
  3001. /* Stops all mc clients */
  3002. r100_mc_stop(rdev, &save);
  3003. if (rdev->flags & RADEON_IS_AGP) {
  3004. WREG32(R_00014C_MC_AGP_LOCATION,
  3005. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3006. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3007. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3008. if (rdev->family > CHIP_RV200)
  3009. WREG32(R_00015C_AGP_BASE_2,
  3010. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3011. } else {
  3012. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3013. WREG32(R_000170_AGP_BASE, 0);
  3014. if (rdev->family > CHIP_RV200)
  3015. WREG32(R_00015C_AGP_BASE_2, 0);
  3016. }
  3017. /* Wait for mc idle */
  3018. if (r100_mc_wait_for_idle(rdev))
  3019. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3020. /* Program MC, should be a 32bits limited address space */
  3021. WREG32(R_000148_MC_FB_LOCATION,
  3022. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3023. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3024. r100_mc_resume(rdev, &save);
  3025. }
  3026. void r100_clock_startup(struct radeon_device *rdev)
  3027. {
  3028. u32 tmp;
  3029. if (radeon_dynclks != -1 && radeon_dynclks)
  3030. radeon_legacy_set_clock_gating(rdev, 1);
  3031. /* We need to force on some of the block */
  3032. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3033. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3034. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3035. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3036. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3037. }
  3038. static int r100_startup(struct radeon_device *rdev)
  3039. {
  3040. int r;
  3041. /* set common regs */
  3042. r100_set_common_regs(rdev);
  3043. /* program mc */
  3044. r100_mc_program(rdev);
  3045. /* Resume clock */
  3046. r100_clock_startup(rdev);
  3047. /* Initialize GPU configuration (# pipes, ...) */
  3048. r100_gpu_init(rdev);
  3049. /* Initialize GART (initialize after TTM so we can allocate
  3050. * memory through TTM but finalize after TTM) */
  3051. r100_enable_bm(rdev);
  3052. if (rdev->flags & RADEON_IS_PCI) {
  3053. r = r100_pci_gart_enable(rdev);
  3054. if (r)
  3055. return r;
  3056. }
  3057. /* Enable IRQ */
  3058. r100_irq_set(rdev);
  3059. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3060. /* 1M ring buffer */
  3061. r = r100_cp_init(rdev, 1024 * 1024);
  3062. if (r) {
  3063. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3064. return r;
  3065. }
  3066. r = r100_wb_init(rdev);
  3067. if (r)
  3068. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3069. r = r100_ib_init(rdev);
  3070. if (r) {
  3071. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3072. return r;
  3073. }
  3074. return 0;
  3075. }
  3076. int r100_resume(struct radeon_device *rdev)
  3077. {
  3078. /* Make sur GART are not working */
  3079. if (rdev->flags & RADEON_IS_PCI)
  3080. r100_pci_gart_disable(rdev);
  3081. /* Resume clock before doing reset */
  3082. r100_clock_startup(rdev);
  3083. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3084. if (radeon_gpu_reset(rdev)) {
  3085. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3086. RREG32(R_000E40_RBBM_STATUS),
  3087. RREG32(R_0007C0_CP_STAT));
  3088. }
  3089. /* post */
  3090. radeon_combios_asic_init(rdev->ddev);
  3091. /* Resume clock after posting */
  3092. r100_clock_startup(rdev);
  3093. /* Initialize surface registers */
  3094. radeon_surface_init(rdev);
  3095. return r100_startup(rdev);
  3096. }
  3097. int r100_suspend(struct radeon_device *rdev)
  3098. {
  3099. r100_cp_disable(rdev);
  3100. r100_wb_disable(rdev);
  3101. r100_irq_disable(rdev);
  3102. if (rdev->flags & RADEON_IS_PCI)
  3103. r100_pci_gart_disable(rdev);
  3104. return 0;
  3105. }
  3106. void r100_fini(struct radeon_device *rdev)
  3107. {
  3108. r100_suspend(rdev);
  3109. r100_cp_fini(rdev);
  3110. r100_wb_fini(rdev);
  3111. r100_ib_fini(rdev);
  3112. radeon_gem_fini(rdev);
  3113. if (rdev->flags & RADEON_IS_PCI)
  3114. r100_pci_gart_fini(rdev);
  3115. radeon_agp_fini(rdev);
  3116. radeon_irq_kms_fini(rdev);
  3117. radeon_fence_driver_fini(rdev);
  3118. radeon_bo_fini(rdev);
  3119. radeon_atombios_fini(rdev);
  3120. kfree(rdev->bios);
  3121. rdev->bios = NULL;
  3122. }
  3123. int r100_mc_init(struct radeon_device *rdev)
  3124. {
  3125. int r;
  3126. u32 tmp;
  3127. /* Setup GPU memory space */
  3128. rdev->mc.vram_location = 0xFFFFFFFFUL;
  3129. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  3130. if (rdev->flags & RADEON_IS_IGP) {
  3131. tmp = G_00015C_MC_FB_START(RREG32(R_00015C_NB_TOM));
  3132. rdev->mc.vram_location = tmp << 16;
  3133. }
  3134. if (rdev->flags & RADEON_IS_AGP) {
  3135. r = radeon_agp_init(rdev);
  3136. if (r) {
  3137. printk(KERN_WARNING "[drm] Disabling AGP\n");
  3138. rdev->flags &= ~RADEON_IS_AGP;
  3139. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  3140. } else {
  3141. rdev->mc.gtt_location = rdev->mc.agp_base;
  3142. }
  3143. }
  3144. r = radeon_mc_setup(rdev);
  3145. if (r)
  3146. return r;
  3147. return 0;
  3148. }
  3149. int r100_init(struct radeon_device *rdev)
  3150. {
  3151. int r;
  3152. /* Register debugfs file specific to this group of asics */
  3153. r100_debugfs(rdev);
  3154. /* Disable VGA */
  3155. r100_vga_render_disable(rdev);
  3156. /* Initialize scratch registers */
  3157. radeon_scratch_init(rdev);
  3158. /* Initialize surface registers */
  3159. radeon_surface_init(rdev);
  3160. /* TODO: disable VGA need to use VGA request */
  3161. /* BIOS*/
  3162. if (!radeon_get_bios(rdev)) {
  3163. if (ASIC_IS_AVIVO(rdev))
  3164. return -EINVAL;
  3165. }
  3166. if (rdev->is_atom_bios) {
  3167. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3168. return -EINVAL;
  3169. } else {
  3170. r = radeon_combios_init(rdev);
  3171. if (r)
  3172. return r;
  3173. }
  3174. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3175. if (radeon_gpu_reset(rdev)) {
  3176. dev_warn(rdev->dev,
  3177. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3178. RREG32(R_000E40_RBBM_STATUS),
  3179. RREG32(R_0007C0_CP_STAT));
  3180. }
  3181. /* check if cards are posted or not */
  3182. if (radeon_boot_test_post_card(rdev) == false)
  3183. return -EINVAL;
  3184. /* Set asic errata */
  3185. r100_errata(rdev);
  3186. /* Initialize clocks */
  3187. radeon_get_clock_info(rdev->ddev);
  3188. /* Initialize power management */
  3189. radeon_pm_init(rdev);
  3190. /* Get vram informations */
  3191. r100_vram_info(rdev);
  3192. /* Initialize memory controller (also test AGP) */
  3193. r = r100_mc_init(rdev);
  3194. if (r)
  3195. return r;
  3196. /* Fence driver */
  3197. r = radeon_fence_driver_init(rdev);
  3198. if (r)
  3199. return r;
  3200. r = radeon_irq_kms_init(rdev);
  3201. if (r)
  3202. return r;
  3203. /* Memory manager */
  3204. r = radeon_bo_init(rdev);
  3205. if (r)
  3206. return r;
  3207. if (rdev->flags & RADEON_IS_PCI) {
  3208. r = r100_pci_gart_init(rdev);
  3209. if (r)
  3210. return r;
  3211. }
  3212. r100_set_safe_registers(rdev);
  3213. rdev->accel_working = true;
  3214. r = r100_startup(rdev);
  3215. if (r) {
  3216. /* Somethings want wront with the accel init stop accel */
  3217. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3218. r100_suspend(rdev);
  3219. r100_cp_fini(rdev);
  3220. r100_wb_fini(rdev);
  3221. r100_ib_fini(rdev);
  3222. if (rdev->flags & RADEON_IS_PCI)
  3223. r100_pci_gart_fini(rdev);
  3224. radeon_irq_kms_fini(rdev);
  3225. rdev->accel_working = false;
  3226. }
  3227. return 0;
  3228. }