atombios_crtc.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon_fixed.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.usOverscanRight = 0;
  45. args.usOverscanLeft = 0;
  46. args.usOverscanBottom = 0;
  47. args.usOverscanTop = 0;
  48. args.ucCRTC = radeon_crtc->crtc_id;
  49. switch (radeon_crtc->rmx_type) {
  50. case RMX_CENTER:
  51. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  52. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  53. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  54. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  55. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  56. break;
  57. case RMX_ASPECT:
  58. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  59. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  60. if (a1 > a2) {
  61. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  62. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  63. } else if (a2 > a1) {
  64. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  65. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  66. }
  67. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  68. break;
  69. case RMX_FULL:
  70. default:
  71. args.usOverscanRight = 0;
  72. args.usOverscanLeft = 0;
  73. args.usOverscanBottom = 0;
  74. args.usOverscanTop = 0;
  75. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  76. break;
  77. }
  78. }
  79. static void atombios_scaler_setup(struct drm_crtc *crtc)
  80. {
  81. struct drm_device *dev = crtc->dev;
  82. struct radeon_device *rdev = dev->dev_private;
  83. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  84. ENABLE_SCALER_PS_ALLOCATION args;
  85. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  86. /* fixme - fill in enc_priv for atom dac */
  87. enum radeon_tv_std tv_std = TV_STD_NTSC;
  88. bool is_tv = false, is_cv = false;
  89. struct drm_encoder *encoder;
  90. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  91. return;
  92. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  93. /* find tv std */
  94. if (encoder->crtc == crtc) {
  95. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  96. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  97. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  98. tv_std = tv_dac->tv_std;
  99. is_tv = true;
  100. }
  101. }
  102. }
  103. memset(&args, 0, sizeof(args));
  104. args.ucScaler = radeon_crtc->crtc_id;
  105. if (is_tv) {
  106. switch (tv_std) {
  107. case TV_STD_NTSC:
  108. default:
  109. args.ucTVStandard = ATOM_TV_NTSC;
  110. break;
  111. case TV_STD_PAL:
  112. args.ucTVStandard = ATOM_TV_PAL;
  113. break;
  114. case TV_STD_PAL_M:
  115. args.ucTVStandard = ATOM_TV_PALM;
  116. break;
  117. case TV_STD_PAL_60:
  118. args.ucTVStandard = ATOM_TV_PAL60;
  119. break;
  120. case TV_STD_NTSC_J:
  121. args.ucTVStandard = ATOM_TV_NTSCJ;
  122. break;
  123. case TV_STD_SCART_PAL:
  124. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  125. break;
  126. case TV_STD_SECAM:
  127. args.ucTVStandard = ATOM_TV_SECAM;
  128. break;
  129. case TV_STD_PAL_CN:
  130. args.ucTVStandard = ATOM_TV_PALCN;
  131. break;
  132. }
  133. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  134. } else if (is_cv) {
  135. args.ucTVStandard = ATOM_TV_CV;
  136. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  137. } else {
  138. switch (radeon_crtc->rmx_type) {
  139. case RMX_FULL:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. case RMX_CENTER:
  143. args.ucEnable = ATOM_SCALER_CENTER;
  144. break;
  145. case RMX_ASPECT:
  146. args.ucEnable = ATOM_SCALER_EXPANSION;
  147. break;
  148. default:
  149. if (ASIC_IS_AVIVO(rdev))
  150. args.ucEnable = ATOM_SCALER_DISABLE;
  151. else
  152. args.ucEnable = ATOM_SCALER_CENTER;
  153. break;
  154. }
  155. }
  156. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  157. if ((is_tv || is_cv)
  158. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  159. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  160. }
  161. }
  162. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  163. {
  164. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  165. struct drm_device *dev = crtc->dev;
  166. struct radeon_device *rdev = dev->dev_private;
  167. int index =
  168. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  169. ENABLE_CRTC_PS_ALLOCATION args;
  170. memset(&args, 0, sizeof(args));
  171. args.ucCRTC = radeon_crtc->crtc_id;
  172. args.ucEnable = lock;
  173. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  174. }
  175. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  176. {
  177. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  178. struct drm_device *dev = crtc->dev;
  179. struct radeon_device *rdev = dev->dev_private;
  180. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  181. ENABLE_CRTC_PS_ALLOCATION args;
  182. memset(&args, 0, sizeof(args));
  183. args.ucCRTC = radeon_crtc->crtc_id;
  184. args.ucEnable = state;
  185. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  186. }
  187. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  188. {
  189. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  190. struct drm_device *dev = crtc->dev;
  191. struct radeon_device *rdev = dev->dev_private;
  192. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  193. ENABLE_CRTC_PS_ALLOCATION args;
  194. memset(&args, 0, sizeof(args));
  195. args.ucCRTC = radeon_crtc->crtc_id;
  196. args.ucEnable = state;
  197. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  198. }
  199. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  200. {
  201. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  202. struct drm_device *dev = crtc->dev;
  203. struct radeon_device *rdev = dev->dev_private;
  204. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  205. BLANK_CRTC_PS_ALLOCATION args;
  206. memset(&args, 0, sizeof(args));
  207. args.ucCRTC = radeon_crtc->crtc_id;
  208. args.ucBlanking = state;
  209. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  210. }
  211. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  212. {
  213. struct drm_device *dev = crtc->dev;
  214. struct radeon_device *rdev = dev->dev_private;
  215. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  216. switch (mode) {
  217. case DRM_MODE_DPMS_ON:
  218. atombios_enable_crtc(crtc, 1);
  219. if (ASIC_IS_DCE3(rdev))
  220. atombios_enable_crtc_memreq(crtc, 1);
  221. atombios_blank_crtc(crtc, 0);
  222. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  223. radeon_crtc_load_lut(crtc);
  224. break;
  225. case DRM_MODE_DPMS_STANDBY:
  226. case DRM_MODE_DPMS_SUSPEND:
  227. case DRM_MODE_DPMS_OFF:
  228. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  229. atombios_blank_crtc(crtc, 1);
  230. if (ASIC_IS_DCE3(rdev))
  231. atombios_enable_crtc_memreq(crtc, 0);
  232. atombios_enable_crtc(crtc, 0);
  233. break;
  234. }
  235. }
  236. static void
  237. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  238. struct drm_display_mode *mode)
  239. {
  240. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  241. struct drm_device *dev = crtc->dev;
  242. struct radeon_device *rdev = dev->dev_private;
  243. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  244. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  245. u16 misc = 0;
  246. memset(&args, 0, sizeof(args));
  247. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay);
  248. args.usH_Blanking_Time =
  249. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay);
  250. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay);
  251. args.usV_Blanking_Time =
  252. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay);
  253. args.usH_SyncOffset =
  254. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay);
  255. args.usH_SyncWidth =
  256. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  257. args.usV_SyncOffset =
  258. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay);
  259. args.usV_SyncWidth =
  260. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  261. /*args.ucH_Border = mode->hborder;*/
  262. /*args.ucV_Border = mode->vborder;*/
  263. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  264. misc |= ATOM_VSYNC_POLARITY;
  265. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  266. misc |= ATOM_HSYNC_POLARITY;
  267. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  268. misc |= ATOM_COMPOSITESYNC;
  269. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  270. misc |= ATOM_INTERLACE;
  271. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  272. misc |= ATOM_DOUBLE_CLOCK_MODE;
  273. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  274. args.ucCRTC = radeon_crtc->crtc_id;
  275. printk("executing set crtc dtd timing\n");
  276. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  277. }
  278. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  279. struct drm_display_mode *mode)
  280. {
  281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  282. struct drm_device *dev = crtc->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  285. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  286. u16 misc = 0;
  287. memset(&args, 0, sizeof(args));
  288. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  289. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  290. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  291. args.usH_SyncWidth =
  292. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  293. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  294. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  295. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  296. args.usV_SyncWidth =
  297. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  298. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  299. misc |= ATOM_VSYNC_POLARITY;
  300. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  301. misc |= ATOM_HSYNC_POLARITY;
  302. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  303. misc |= ATOM_COMPOSITESYNC;
  304. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  305. misc |= ATOM_INTERLACE;
  306. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  307. misc |= ATOM_DOUBLE_CLOCK_MODE;
  308. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  309. args.ucCRTC = radeon_crtc->crtc_id;
  310. printk("executing set crtc timing\n");
  311. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  312. }
  313. static void atombios_set_ss(struct drm_crtc *crtc, int enable)
  314. {
  315. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  316. struct drm_device *dev = crtc->dev;
  317. struct radeon_device *rdev = dev->dev_private;
  318. struct drm_encoder *encoder = NULL;
  319. struct radeon_encoder *radeon_encoder = NULL;
  320. struct radeon_encoder_atom_dig *dig = NULL;
  321. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  322. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION args;
  323. ENABLE_LVDS_SS_PARAMETERS legacy_args;
  324. uint16_t percentage = 0;
  325. uint8_t type = 0, step = 0, delay = 0, range = 0;
  326. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  327. if (encoder->crtc == crtc) {
  328. radeon_encoder = to_radeon_encoder(encoder);
  329. /* only enable spread spectrum on LVDS */
  330. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  331. dig = radeon_encoder->enc_priv;
  332. if (dig && dig->ss) {
  333. percentage = dig->ss->percentage;
  334. type = dig->ss->type;
  335. step = dig->ss->step;
  336. delay = dig->ss->delay;
  337. range = dig->ss->range;
  338. } else if (enable)
  339. return;
  340. } else if (enable)
  341. return;
  342. break;
  343. }
  344. }
  345. if (!radeon_encoder)
  346. return;
  347. if (ASIC_IS_AVIVO(rdev)) {
  348. memset(&args, 0, sizeof(args));
  349. args.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  350. args.ucSpreadSpectrumType = type;
  351. args.ucSpreadSpectrumStep = step;
  352. args.ucSpreadSpectrumDelay = delay;
  353. args.ucSpreadSpectrumRange = range;
  354. args.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  355. args.ucEnable = enable;
  356. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  357. } else {
  358. memset(&legacy_args, 0, sizeof(legacy_args));
  359. legacy_args.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  360. legacy_args.ucSpreadSpectrumType = type;
  361. legacy_args.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
  362. legacy_args.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
  363. legacy_args.ucEnable = enable;
  364. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&legacy_args);
  365. }
  366. }
  367. void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  368. {
  369. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  370. struct drm_device *dev = crtc->dev;
  371. struct radeon_device *rdev = dev->dev_private;
  372. struct drm_encoder *encoder = NULL;
  373. struct radeon_encoder *radeon_encoder = NULL;
  374. uint8_t frev, crev;
  375. int index;
  376. SET_PIXEL_CLOCK_PS_ALLOCATION args;
  377. PIXEL_CLOCK_PARAMETERS *spc1_ptr;
  378. PIXEL_CLOCK_PARAMETERS_V2 *spc2_ptr;
  379. PIXEL_CLOCK_PARAMETERS_V3 *spc3_ptr;
  380. uint32_t pll_clock = mode->clock;
  381. uint32_t adjusted_clock;
  382. uint32_t ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  383. struct radeon_pll *pll;
  384. int pll_flags = 0;
  385. memset(&args, 0, sizeof(args));
  386. if (ASIC_IS_AVIVO(rdev)) {
  387. if ((rdev->family == CHIP_RS600) ||
  388. (rdev->family == CHIP_RS690) ||
  389. (rdev->family == CHIP_RS740))
  390. pll_flags |= (RADEON_PLL_USE_FRAC_FB_DIV |
  391. RADEON_PLL_PREFER_CLOSEST_LOWER);
  392. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  393. pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  394. else
  395. pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  396. } else {
  397. pll_flags |= RADEON_PLL_LEGACY;
  398. if (mode->clock > 200000) /* range limits??? */
  399. pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  400. else
  401. pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  402. }
  403. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  404. if (encoder->crtc == crtc) {
  405. if (!ASIC_IS_AVIVO(rdev)) {
  406. if (encoder->encoder_type !=
  407. DRM_MODE_ENCODER_DAC)
  408. pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  409. if (encoder->encoder_type ==
  410. DRM_MODE_ENCODER_LVDS)
  411. pll_flags |= RADEON_PLL_USE_REF_DIV;
  412. }
  413. radeon_encoder = to_radeon_encoder(encoder);
  414. break;
  415. }
  416. }
  417. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  418. * accordingly based on the encoder/transmitter to work around
  419. * special hw requirements.
  420. */
  421. if (ASIC_IS_DCE3(rdev)) {
  422. ADJUST_DISPLAY_PLL_PS_ALLOCATION adjust_pll_args;
  423. if (!encoder)
  424. return;
  425. memset(&adjust_pll_args, 0, sizeof(adjust_pll_args));
  426. adjust_pll_args.usPixelClock = cpu_to_le16(mode->clock / 10);
  427. adjust_pll_args.ucTransmitterID = radeon_encoder->encoder_id;
  428. adjust_pll_args.ucEncodeMode = atombios_get_encoder_mode(encoder);
  429. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  430. atom_execute_table(rdev->mode_info.atom_context,
  431. index, (uint32_t *)&adjust_pll_args);
  432. adjusted_clock = le16_to_cpu(adjust_pll_args.usPixelClock) * 10;
  433. } else {
  434. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  435. if (ASIC_IS_AVIVO(rdev) &&
  436. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  437. adjusted_clock = mode->clock * 2;
  438. else
  439. adjusted_clock = mode->clock;
  440. }
  441. if (radeon_crtc->crtc_id == 0)
  442. pll = &rdev->clock.p1pll;
  443. else
  444. pll = &rdev->clock.p2pll;
  445. if (ASIC_IS_AVIVO(rdev)) {
  446. if (radeon_new_pll)
  447. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock,
  448. &fb_div, &frac_fb_div,
  449. &ref_div, &post_div, pll_flags);
  450. else
  451. radeon_compute_pll(pll, adjusted_clock, &pll_clock,
  452. &fb_div, &frac_fb_div,
  453. &ref_div, &post_div, pll_flags);
  454. } else
  455. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  456. &ref_div, &post_div, pll_flags);
  457. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  458. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  459. &crev);
  460. switch (frev) {
  461. case 1:
  462. switch (crev) {
  463. case 1:
  464. spc1_ptr = (PIXEL_CLOCK_PARAMETERS *) & args.sPCLKInput;
  465. spc1_ptr->usPixelClock = cpu_to_le16(mode->clock / 10);
  466. spc1_ptr->usRefDiv = cpu_to_le16(ref_div);
  467. spc1_ptr->usFbDiv = cpu_to_le16(fb_div);
  468. spc1_ptr->ucFracFbDiv = frac_fb_div;
  469. spc1_ptr->ucPostDiv = post_div;
  470. spc1_ptr->ucPpll =
  471. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  472. spc1_ptr->ucCRTC = radeon_crtc->crtc_id;
  473. spc1_ptr->ucRefDivSrc = 1;
  474. break;
  475. case 2:
  476. spc2_ptr =
  477. (PIXEL_CLOCK_PARAMETERS_V2 *) & args.sPCLKInput;
  478. spc2_ptr->usPixelClock = cpu_to_le16(mode->clock / 10);
  479. spc2_ptr->usRefDiv = cpu_to_le16(ref_div);
  480. spc2_ptr->usFbDiv = cpu_to_le16(fb_div);
  481. spc2_ptr->ucFracFbDiv = frac_fb_div;
  482. spc2_ptr->ucPostDiv = post_div;
  483. spc2_ptr->ucPpll =
  484. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  485. spc2_ptr->ucCRTC = radeon_crtc->crtc_id;
  486. spc2_ptr->ucRefDivSrc = 1;
  487. break;
  488. case 3:
  489. if (!encoder)
  490. return;
  491. spc3_ptr =
  492. (PIXEL_CLOCK_PARAMETERS_V3 *) & args.sPCLKInput;
  493. spc3_ptr->usPixelClock = cpu_to_le16(mode->clock / 10);
  494. spc3_ptr->usRefDiv = cpu_to_le16(ref_div);
  495. spc3_ptr->usFbDiv = cpu_to_le16(fb_div);
  496. spc3_ptr->ucFracFbDiv = frac_fb_div;
  497. spc3_ptr->ucPostDiv = post_div;
  498. spc3_ptr->ucPpll =
  499. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  500. spc3_ptr->ucMiscInfo = (radeon_crtc->crtc_id << 2);
  501. spc3_ptr->ucTransmitterId = radeon_encoder->encoder_id;
  502. spc3_ptr->ucEncoderMode =
  503. atombios_get_encoder_mode(encoder);
  504. break;
  505. default:
  506. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  507. return;
  508. }
  509. break;
  510. default:
  511. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  512. return;
  513. }
  514. printk("executing set pll\n");
  515. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  516. }
  517. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  518. struct drm_framebuffer *old_fb)
  519. {
  520. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  521. struct drm_device *dev = crtc->dev;
  522. struct radeon_device *rdev = dev->dev_private;
  523. struct radeon_framebuffer *radeon_fb;
  524. struct drm_gem_object *obj;
  525. struct radeon_bo *rbo;
  526. uint64_t fb_location;
  527. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  528. int r;
  529. /* no fb bound */
  530. if (!crtc->fb) {
  531. DRM_DEBUG("No FB bound\n");
  532. return 0;
  533. }
  534. radeon_fb = to_radeon_framebuffer(crtc->fb);
  535. /* Pin framebuffer & get tilling informations */
  536. obj = radeon_fb->obj;
  537. rbo = obj->driver_private;
  538. r = radeon_bo_reserve(rbo, false);
  539. if (unlikely(r != 0))
  540. return r;
  541. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  542. if (unlikely(r != 0)) {
  543. radeon_bo_unreserve(rbo);
  544. return -EINVAL;
  545. }
  546. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  547. radeon_bo_unreserve(rbo);
  548. switch (crtc->fb->bits_per_pixel) {
  549. case 8:
  550. fb_format =
  551. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  552. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  553. break;
  554. case 15:
  555. fb_format =
  556. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  557. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  558. break;
  559. case 16:
  560. fb_format =
  561. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  562. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  563. break;
  564. case 24:
  565. case 32:
  566. fb_format =
  567. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  568. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  569. break;
  570. default:
  571. DRM_ERROR("Unsupported screen depth %d\n",
  572. crtc->fb->bits_per_pixel);
  573. return -EINVAL;
  574. }
  575. if (tiling_flags & RADEON_TILING_MACRO)
  576. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  577. if (tiling_flags & RADEON_TILING_MICRO)
  578. fb_format |= AVIVO_D1GRPH_TILED;
  579. if (radeon_crtc->crtc_id == 0)
  580. WREG32(AVIVO_D1VGA_CONTROL, 0);
  581. else
  582. WREG32(AVIVO_D2VGA_CONTROL, 0);
  583. if (rdev->family >= CHIP_RV770) {
  584. if (radeon_crtc->crtc_id) {
  585. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  586. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  587. } else {
  588. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  589. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  590. }
  591. }
  592. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  593. (u32) fb_location);
  594. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  595. radeon_crtc->crtc_offset, (u32) fb_location);
  596. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  597. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  598. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  599. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  600. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  601. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  602. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  603. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  604. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  605. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  606. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  607. crtc->mode.vdisplay);
  608. x &= ~3;
  609. y &= ~1;
  610. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  611. (x << 16) | y);
  612. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  613. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  614. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  615. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  616. AVIVO_D1MODE_INTERLEAVE_EN);
  617. else
  618. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  619. if (old_fb && old_fb != crtc->fb) {
  620. radeon_fb = to_radeon_framebuffer(old_fb);
  621. rbo = radeon_fb->obj->driver_private;
  622. r = radeon_bo_reserve(rbo, false);
  623. if (unlikely(r != 0))
  624. return r;
  625. radeon_bo_unpin(rbo);
  626. radeon_bo_unreserve(rbo);
  627. }
  628. /* Bytes per pixel may have changed */
  629. radeon_bandwidth_update(rdev);
  630. return 0;
  631. }
  632. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  633. struct drm_display_mode *mode,
  634. struct drm_display_mode *adjusted_mode,
  635. int x, int y, struct drm_framebuffer *old_fb)
  636. {
  637. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  638. struct drm_device *dev = crtc->dev;
  639. struct radeon_device *rdev = dev->dev_private;
  640. /* TODO color tiling */
  641. atombios_set_ss(crtc, 0);
  642. atombios_crtc_set_pll(crtc, adjusted_mode);
  643. atombios_set_ss(crtc, 1);
  644. atombios_crtc_set_timing(crtc, adjusted_mode);
  645. if (ASIC_IS_AVIVO(rdev))
  646. atombios_crtc_set_base(crtc, x, y, old_fb);
  647. else {
  648. if (radeon_crtc->crtc_id == 0)
  649. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  650. radeon_crtc_set_base(crtc, x, y, old_fb);
  651. radeon_legacy_atom_set_surface(crtc);
  652. }
  653. atombios_overscan_setup(crtc, mode, adjusted_mode);
  654. atombios_scaler_setup(crtc);
  655. return 0;
  656. }
  657. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  658. struct drm_display_mode *mode,
  659. struct drm_display_mode *adjusted_mode)
  660. {
  661. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  662. return false;
  663. return true;
  664. }
  665. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  666. {
  667. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  668. atombios_lock_crtc(crtc, 1);
  669. }
  670. static void atombios_crtc_commit(struct drm_crtc *crtc)
  671. {
  672. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  673. atombios_lock_crtc(crtc, 0);
  674. }
  675. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  676. .dpms = atombios_crtc_dpms,
  677. .mode_fixup = atombios_crtc_mode_fixup,
  678. .mode_set = atombios_crtc_mode_set,
  679. .mode_set_base = atombios_crtc_set_base,
  680. .prepare = atombios_crtc_prepare,
  681. .commit = atombios_crtc_commit,
  682. .load_lut = radeon_crtc_load_lut,
  683. };
  684. void radeon_atombios_init_crtc(struct drm_device *dev,
  685. struct radeon_crtc *radeon_crtc)
  686. {
  687. if (radeon_crtc->crtc_id == 1)
  688. radeon_crtc->crtc_offset =
  689. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  690. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  691. }