nv50_instmem.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. /*
  2. * Copyright (C) 2007 Ben Skeggs.
  3. *
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining
  7. * a copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sublicense, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial
  16. * portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  19. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  21. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  22. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  23. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  24. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "nouveau_drv.h"
  30. struct nv50_instmem_priv {
  31. uint32_t save1700[5]; /* 0x1700->0x1710 */
  32. struct nouveau_gpuobj_ref *pramin_pt;
  33. struct nouveau_gpuobj_ref *pramin_bar;
  34. struct nouveau_gpuobj_ref *fb_bar;
  35. bool last_access_wr;
  36. };
  37. #define NV50_INSTMEM_PAGE_SHIFT 12
  38. #define NV50_INSTMEM_PAGE_SIZE (1 << NV50_INSTMEM_PAGE_SHIFT)
  39. #define NV50_INSTMEM_PT_SIZE(a) (((a) >> 12) << 3)
  40. /*NOTE: - Assumes 0x1700 already covers the correct MiB of PRAMIN
  41. */
  42. #define BAR0_WI32(g, o, v) do { \
  43. uint32_t offset; \
  44. if ((g)->im_backing) { \
  45. offset = (g)->im_backing_start; \
  46. } else { \
  47. offset = chan->ramin->gpuobj->im_backing_start; \
  48. offset += (g)->im_pramin->start; \
  49. } \
  50. offset += (o); \
  51. nv_wr32(dev, NV_RAMIN + (offset & 0xfffff), (v)); \
  52. } while (0)
  53. int
  54. nv50_instmem_init(struct drm_device *dev)
  55. {
  56. struct drm_nouveau_private *dev_priv = dev->dev_private;
  57. struct nouveau_channel *chan;
  58. uint32_t c_offset, c_size, c_ramfc, c_vmpd, c_base, pt_size;
  59. struct nv50_instmem_priv *priv;
  60. int ret, i;
  61. uint32_t v, save_nv001700;
  62. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  63. if (!priv)
  64. return -ENOMEM;
  65. dev_priv->engine.instmem.priv = priv;
  66. /* Save state, will restore at takedown. */
  67. for (i = 0x1700; i <= 0x1710; i += 4)
  68. priv->save1700[(i-0x1700)/4] = nv_rd32(dev, i);
  69. /* Reserve the last MiB of VRAM, we should probably try to avoid
  70. * setting up the below tables over the top of the VBIOS image at
  71. * some point.
  72. */
  73. dev_priv->ramin_rsvd_vram = 1 << 20;
  74. c_offset = nouveau_mem_fb_amount(dev) - dev_priv->ramin_rsvd_vram;
  75. c_size = 128 << 10;
  76. c_vmpd = ((dev_priv->chipset & 0xf0) == 0x50) ? 0x1400 : 0x200;
  77. c_ramfc = ((dev_priv->chipset & 0xf0) == 0x50) ? 0x0 : 0x20;
  78. c_base = c_vmpd + 0x4000;
  79. pt_size = NV50_INSTMEM_PT_SIZE(dev_priv->ramin_size);
  80. NV_DEBUG(dev, " Rsvd VRAM base: 0x%08x\n", c_offset);
  81. NV_DEBUG(dev, " VBIOS image: 0x%08x\n",
  82. (nv_rd32(dev, 0x619f04) & ~0xff) << 8);
  83. NV_DEBUG(dev, " Aperture size: %d MiB\n", dev_priv->ramin_size >> 20);
  84. NV_DEBUG(dev, " PT size: %d KiB\n", pt_size >> 10);
  85. /* Determine VM layout, we need to do this first to make sure
  86. * we allocate enough memory for all the page tables.
  87. */
  88. dev_priv->vm_gart_base = roundup(NV50_VM_BLOCK, NV50_VM_BLOCK);
  89. dev_priv->vm_gart_size = NV50_VM_BLOCK;
  90. dev_priv->vm_vram_base = dev_priv->vm_gart_base + dev_priv->vm_gart_size;
  91. dev_priv->vm_vram_size = nouveau_mem_fb_amount(dev);
  92. if (dev_priv->vm_vram_size > NV50_VM_MAX_VRAM)
  93. dev_priv->vm_vram_size = NV50_VM_MAX_VRAM;
  94. dev_priv->vm_vram_size = roundup(dev_priv->vm_vram_size, NV50_VM_BLOCK);
  95. dev_priv->vm_vram_pt_nr = dev_priv->vm_vram_size / NV50_VM_BLOCK;
  96. dev_priv->vm_end = dev_priv->vm_vram_base + dev_priv->vm_vram_size;
  97. NV_DEBUG(dev, "NV50VM: GART 0x%016llx-0x%016llx\n",
  98. dev_priv->vm_gart_base,
  99. dev_priv->vm_gart_base + dev_priv->vm_gart_size - 1);
  100. NV_DEBUG(dev, "NV50VM: VRAM 0x%016llx-0x%016llx\n",
  101. dev_priv->vm_vram_base,
  102. dev_priv->vm_vram_base + dev_priv->vm_vram_size - 1);
  103. c_size += dev_priv->vm_vram_pt_nr * (NV50_VM_BLOCK / 65536 * 8);
  104. /* Map BAR0 PRAMIN aperture over the memory we want to use */
  105. save_nv001700 = nv_rd32(dev, NV50_PUNK_BAR0_PRAMIN);
  106. nv_wr32(dev, NV50_PUNK_BAR0_PRAMIN, (c_offset >> 16));
  107. /* Create a fake channel, and use it as our "dummy" channels 0/127.
  108. * The main reason for creating a channel is so we can use the gpuobj
  109. * code. However, it's probably worth noting that NVIDIA also setup
  110. * their channels 0/127 with the same values they configure here.
  111. * So, there may be some other reason for doing this.
  112. *
  113. * Have to create the entire channel manually, as the real channel
  114. * creation code assumes we have PRAMIN access, and we don't until
  115. * we're done here.
  116. */
  117. chan = kzalloc(sizeof(*chan), GFP_KERNEL);
  118. if (!chan)
  119. return -ENOMEM;
  120. chan->id = 0;
  121. chan->dev = dev;
  122. chan->file_priv = (struct drm_file *)-2;
  123. dev_priv->fifos[0] = dev_priv->fifos[127] = chan;
  124. /* Channel's PRAMIN object + heap */
  125. ret = nouveau_gpuobj_new_fake(dev, 0, c_offset, c_size, 0,
  126. NULL, &chan->ramin);
  127. if (ret)
  128. return ret;
  129. if (nouveau_mem_init_heap(&chan->ramin_heap, c_base, c_size - c_base))
  130. return -ENOMEM;
  131. /* RAMFC + zero channel's PRAMIN up to start of VM pagedir */
  132. ret = nouveau_gpuobj_new_fake(dev, c_ramfc, c_offset + c_ramfc,
  133. 0x4000, 0, NULL, &chan->ramfc);
  134. if (ret)
  135. return ret;
  136. for (i = 0; i < c_vmpd; i += 4)
  137. BAR0_WI32(chan->ramin->gpuobj, i, 0);
  138. /* VM page directory */
  139. ret = nouveau_gpuobj_new_fake(dev, c_vmpd, c_offset + c_vmpd,
  140. 0x4000, 0, &chan->vm_pd, NULL);
  141. if (ret)
  142. return ret;
  143. for (i = 0; i < 0x4000; i += 8) {
  144. BAR0_WI32(chan->vm_pd, i + 0x00, 0x00000000);
  145. BAR0_WI32(chan->vm_pd, i + 0x04, 0x00000000);
  146. }
  147. /* PRAMIN page table, cheat and map into VM at 0x0000000000.
  148. * We map the entire fake channel into the start of the PRAMIN BAR
  149. */
  150. ret = nouveau_gpuobj_new_ref(dev, chan, NULL, 0, pt_size, 0x1000,
  151. 0, &priv->pramin_pt);
  152. if (ret)
  153. return ret;
  154. for (i = 0, v = c_offset; i < pt_size; i += 8, v += 0x1000) {
  155. if (v < (c_offset + c_size))
  156. BAR0_WI32(priv->pramin_pt->gpuobj, i + 0, v | 1);
  157. else
  158. BAR0_WI32(priv->pramin_pt->gpuobj, i + 0, 0x00000009);
  159. BAR0_WI32(priv->pramin_pt->gpuobj, i + 4, 0x00000000);
  160. }
  161. BAR0_WI32(chan->vm_pd, 0x00, priv->pramin_pt->instance | 0x63);
  162. BAR0_WI32(chan->vm_pd, 0x04, 0x00000000);
  163. /* VRAM page table(s), mapped into VM at +1GiB */
  164. for (i = 0; i < dev_priv->vm_vram_pt_nr; i++) {
  165. ret = nouveau_gpuobj_new_ref(dev, chan, NULL, 0,
  166. NV50_VM_BLOCK/65536*8, 0, 0,
  167. &chan->vm_vram_pt[i]);
  168. if (ret) {
  169. NV_ERROR(dev, "Error creating VRAM page tables: %d\n",
  170. ret);
  171. dev_priv->vm_vram_pt_nr = i;
  172. return ret;
  173. }
  174. dev_priv->vm_vram_pt[i] = chan->vm_vram_pt[i]->gpuobj;
  175. for (v = 0; v < dev_priv->vm_vram_pt[i]->im_pramin->size;
  176. v += 4)
  177. BAR0_WI32(dev_priv->vm_vram_pt[i], v, 0);
  178. BAR0_WI32(chan->vm_pd, 0x10 + (i*8),
  179. chan->vm_vram_pt[i]->instance | 0x61);
  180. BAR0_WI32(chan->vm_pd, 0x14 + (i*8), 0);
  181. }
  182. /* DMA object for PRAMIN BAR */
  183. ret = nouveau_gpuobj_new_ref(dev, chan, chan, 0, 6*4, 16, 0,
  184. &priv->pramin_bar);
  185. if (ret)
  186. return ret;
  187. BAR0_WI32(priv->pramin_bar->gpuobj, 0x00, 0x7fc00000);
  188. BAR0_WI32(priv->pramin_bar->gpuobj, 0x04, dev_priv->ramin_size - 1);
  189. BAR0_WI32(priv->pramin_bar->gpuobj, 0x08, 0x00000000);
  190. BAR0_WI32(priv->pramin_bar->gpuobj, 0x0c, 0x00000000);
  191. BAR0_WI32(priv->pramin_bar->gpuobj, 0x10, 0x00000000);
  192. BAR0_WI32(priv->pramin_bar->gpuobj, 0x14, 0x00000000);
  193. /* DMA object for FB BAR */
  194. ret = nouveau_gpuobj_new_ref(dev, chan, chan, 0, 6*4, 16, 0,
  195. &priv->fb_bar);
  196. if (ret)
  197. return ret;
  198. BAR0_WI32(priv->fb_bar->gpuobj, 0x00, 0x7fc00000);
  199. BAR0_WI32(priv->fb_bar->gpuobj, 0x04, 0x40000000 +
  200. drm_get_resource_len(dev, 1) - 1);
  201. BAR0_WI32(priv->fb_bar->gpuobj, 0x08, 0x40000000);
  202. BAR0_WI32(priv->fb_bar->gpuobj, 0x0c, 0x00000000);
  203. BAR0_WI32(priv->fb_bar->gpuobj, 0x10, 0x00000000);
  204. BAR0_WI32(priv->fb_bar->gpuobj, 0x14, 0x00000000);
  205. /* Poke the relevant regs, and pray it works :) */
  206. nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->instance >> 12));
  207. nv_wr32(dev, NV50_PUNK_UNK1710, 0);
  208. nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->instance >> 12) |
  209. NV50_PUNK_BAR_CFG_BASE_VALID);
  210. nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->fb_bar->instance >> 4) |
  211. NV50_PUNK_BAR1_CTXDMA_VALID);
  212. nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->pramin_bar->instance >> 4) |
  213. NV50_PUNK_BAR3_CTXDMA_VALID);
  214. for (i = 0; i < 8; i++)
  215. nv_wr32(dev, 0x1900 + (i*4), 0);
  216. /* Assume that praying isn't enough, check that we can re-read the
  217. * entire fake channel back from the PRAMIN BAR */
  218. dev_priv->engine.instmem.prepare_access(dev, false);
  219. for (i = 0; i < c_size; i += 4) {
  220. if (nv_rd32(dev, NV_RAMIN + i) != nv_ri32(dev, i)) {
  221. NV_ERROR(dev, "Error reading back PRAMIN at 0x%08x\n",
  222. i);
  223. dev_priv->engine.instmem.finish_access(dev);
  224. return -EINVAL;
  225. }
  226. }
  227. dev_priv->engine.instmem.finish_access(dev);
  228. nv_wr32(dev, NV50_PUNK_BAR0_PRAMIN, save_nv001700);
  229. /* Global PRAMIN heap */
  230. if (nouveau_mem_init_heap(&dev_priv->ramin_heap,
  231. c_size, dev_priv->ramin_size - c_size)) {
  232. dev_priv->ramin_heap = NULL;
  233. NV_ERROR(dev, "Failed to init RAMIN heap\n");
  234. }
  235. /*XXX: incorrect, but needed to make hash func "work" */
  236. dev_priv->ramht_offset = 0x10000;
  237. dev_priv->ramht_bits = 9;
  238. dev_priv->ramht_size = (1 << dev_priv->ramht_bits);
  239. return 0;
  240. }
  241. void
  242. nv50_instmem_takedown(struct drm_device *dev)
  243. {
  244. struct drm_nouveau_private *dev_priv = dev->dev_private;
  245. struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
  246. struct nouveau_channel *chan = dev_priv->fifos[0];
  247. int i;
  248. NV_DEBUG(dev, "\n");
  249. if (!priv)
  250. return;
  251. /* Restore state from before init */
  252. for (i = 0x1700; i <= 0x1710; i += 4)
  253. nv_wr32(dev, i, priv->save1700[(i - 0x1700) / 4]);
  254. nouveau_gpuobj_ref_del(dev, &priv->fb_bar);
  255. nouveau_gpuobj_ref_del(dev, &priv->pramin_bar);
  256. nouveau_gpuobj_ref_del(dev, &priv->pramin_pt);
  257. /* Destroy dummy channel */
  258. if (chan) {
  259. for (i = 0; i < dev_priv->vm_vram_pt_nr; i++) {
  260. nouveau_gpuobj_ref_del(dev, &chan->vm_vram_pt[i]);
  261. dev_priv->vm_vram_pt[i] = NULL;
  262. }
  263. dev_priv->vm_vram_pt_nr = 0;
  264. nouveau_gpuobj_del(dev, &chan->vm_pd);
  265. nouveau_gpuobj_ref_del(dev, &chan->ramfc);
  266. nouveau_gpuobj_ref_del(dev, &chan->ramin);
  267. nouveau_mem_takedown(&chan->ramin_heap);
  268. dev_priv->fifos[0] = dev_priv->fifos[127] = NULL;
  269. kfree(chan);
  270. }
  271. dev_priv->engine.instmem.priv = NULL;
  272. kfree(priv);
  273. }
  274. int
  275. nv50_instmem_suspend(struct drm_device *dev)
  276. {
  277. struct drm_nouveau_private *dev_priv = dev->dev_private;
  278. struct nouveau_channel *chan = dev_priv->fifos[0];
  279. struct nouveau_gpuobj *ramin = chan->ramin->gpuobj;
  280. int i;
  281. ramin->im_backing_suspend = vmalloc(ramin->im_pramin->size);
  282. if (!ramin->im_backing_suspend)
  283. return -ENOMEM;
  284. for (i = 0; i < ramin->im_pramin->size; i += 4)
  285. ramin->im_backing_suspend[i/4] = nv_ri32(dev, i);
  286. return 0;
  287. }
  288. void
  289. nv50_instmem_resume(struct drm_device *dev)
  290. {
  291. struct drm_nouveau_private *dev_priv = dev->dev_private;
  292. struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
  293. struct nouveau_channel *chan = dev_priv->fifos[0];
  294. struct nouveau_gpuobj *ramin = chan->ramin->gpuobj;
  295. int i;
  296. nv_wr32(dev, NV50_PUNK_BAR0_PRAMIN, (ramin->im_backing_start >> 16));
  297. for (i = 0; i < ramin->im_pramin->size; i += 4)
  298. BAR0_WI32(ramin, i, ramin->im_backing_suspend[i/4]);
  299. vfree(ramin->im_backing_suspend);
  300. ramin->im_backing_suspend = NULL;
  301. /* Poke the relevant regs, and pray it works :) */
  302. nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->instance >> 12));
  303. nv_wr32(dev, NV50_PUNK_UNK1710, 0);
  304. nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->instance >> 12) |
  305. NV50_PUNK_BAR_CFG_BASE_VALID);
  306. nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->fb_bar->instance >> 4) |
  307. NV50_PUNK_BAR1_CTXDMA_VALID);
  308. nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->pramin_bar->instance >> 4) |
  309. NV50_PUNK_BAR3_CTXDMA_VALID);
  310. for (i = 0; i < 8; i++)
  311. nv_wr32(dev, 0x1900 + (i*4), 0);
  312. }
  313. int
  314. nv50_instmem_populate(struct drm_device *dev, struct nouveau_gpuobj *gpuobj,
  315. uint32_t *sz)
  316. {
  317. int ret;
  318. if (gpuobj->im_backing)
  319. return -EINVAL;
  320. *sz = (*sz + (NV50_INSTMEM_PAGE_SIZE-1)) & ~(NV50_INSTMEM_PAGE_SIZE-1);
  321. if (*sz == 0)
  322. return -EINVAL;
  323. ret = nouveau_bo_new(dev, NULL, *sz, 0, TTM_PL_FLAG_VRAM, 0, 0x0000,
  324. true, false, &gpuobj->im_backing);
  325. if (ret) {
  326. NV_ERROR(dev, "error getting PRAMIN backing pages: %d\n", ret);
  327. return ret;
  328. }
  329. ret = nouveau_bo_pin(gpuobj->im_backing, TTM_PL_FLAG_VRAM);
  330. if (ret) {
  331. NV_ERROR(dev, "error pinning PRAMIN backing VRAM: %d\n", ret);
  332. nouveau_bo_ref(NULL, &gpuobj->im_backing);
  333. return ret;
  334. }
  335. gpuobj->im_backing_start = gpuobj->im_backing->bo.mem.mm_node->start;
  336. gpuobj->im_backing_start <<= PAGE_SHIFT;
  337. return 0;
  338. }
  339. void
  340. nv50_instmem_clear(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
  341. {
  342. struct drm_nouveau_private *dev_priv = dev->dev_private;
  343. if (gpuobj && gpuobj->im_backing) {
  344. if (gpuobj->im_bound)
  345. dev_priv->engine.instmem.unbind(dev, gpuobj);
  346. nouveau_bo_unpin(gpuobj->im_backing);
  347. nouveau_bo_ref(NULL, &gpuobj->im_backing);
  348. gpuobj->im_backing = NULL;
  349. }
  350. }
  351. int
  352. nv50_instmem_bind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
  353. {
  354. struct drm_nouveau_private *dev_priv = dev->dev_private;
  355. struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
  356. uint32_t pte, pte_end, vram;
  357. if (!gpuobj->im_backing || !gpuobj->im_pramin || gpuobj->im_bound)
  358. return -EINVAL;
  359. NV_DEBUG(dev, "st=0x%0llx sz=0x%0llx\n",
  360. gpuobj->im_pramin->start, gpuobj->im_pramin->size);
  361. pte = (gpuobj->im_pramin->start >> 12) << 3;
  362. pte_end = ((gpuobj->im_pramin->size >> 12) << 3) + pte;
  363. vram = gpuobj->im_backing_start;
  364. NV_DEBUG(dev, "pramin=0x%llx, pte=%d, pte_end=%d\n",
  365. gpuobj->im_pramin->start, pte, pte_end);
  366. NV_DEBUG(dev, "first vram page: 0x%08x\n", gpuobj->im_backing_start);
  367. dev_priv->engine.instmem.prepare_access(dev, true);
  368. while (pte < pte_end) {
  369. nv_wo32(dev, priv->pramin_pt->gpuobj, (pte + 0)/4, vram | 1);
  370. nv_wo32(dev, priv->pramin_pt->gpuobj, (pte + 4)/4, 0x00000000);
  371. pte += 8;
  372. vram += NV50_INSTMEM_PAGE_SIZE;
  373. }
  374. dev_priv->engine.instmem.finish_access(dev);
  375. nv_wr32(dev, 0x100c80, 0x00040001);
  376. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  377. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (1)\n");
  378. NV_ERROR(dev, "0x100c80 = 0x%08x\n", nv_rd32(dev, 0x100c80));
  379. return -EBUSY;
  380. }
  381. nv_wr32(dev, 0x100c80, 0x00060001);
  382. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  383. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
  384. NV_ERROR(dev, "0x100c80 = 0x%08x\n", nv_rd32(dev, 0x100c80));
  385. return -EBUSY;
  386. }
  387. gpuobj->im_bound = 1;
  388. return 0;
  389. }
  390. int
  391. nv50_instmem_unbind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
  392. {
  393. struct drm_nouveau_private *dev_priv = dev->dev_private;
  394. struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
  395. uint32_t pte, pte_end;
  396. if (gpuobj->im_bound == 0)
  397. return -EINVAL;
  398. pte = (gpuobj->im_pramin->start >> 12) << 3;
  399. pte_end = ((gpuobj->im_pramin->size >> 12) << 3) + pte;
  400. dev_priv->engine.instmem.prepare_access(dev, true);
  401. while (pte < pte_end) {
  402. nv_wo32(dev, priv->pramin_pt->gpuobj, (pte + 0)/4, 0x00000009);
  403. nv_wo32(dev, priv->pramin_pt->gpuobj, (pte + 4)/4, 0x00000000);
  404. pte += 8;
  405. }
  406. dev_priv->engine.instmem.finish_access(dev);
  407. gpuobj->im_bound = 0;
  408. return 0;
  409. }
  410. void
  411. nv50_instmem_prepare_access(struct drm_device *dev, bool write)
  412. {
  413. struct drm_nouveau_private *dev_priv = dev->dev_private;
  414. struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
  415. priv->last_access_wr = write;
  416. }
  417. void
  418. nv50_instmem_finish_access(struct drm_device *dev)
  419. {
  420. struct drm_nouveau_private *dev_priv = dev->dev_private;
  421. struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
  422. if (priv->last_access_wr) {
  423. nv_wr32(dev, 0x070000, 0x00000001);
  424. if (!nv_wait(0x070000, 0x00000001, 0x00000000))
  425. NV_ERROR(dev, "PRAMIN flush timeout\n");
  426. }
  427. }