nv04_dac.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * Copyright 2003 NVIDIA, Corporation
  3. * Copyright 2006 Dave Airlie
  4. * Copyright 2007 Maarten Maathuis
  5. * Copyright 2007-2009 Stuart Bennett
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the next
  15. * paragraph) shall be included in all copies or substantial portions of the
  16. * Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  23. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  24. * DEALINGS IN THE SOFTWARE.
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "nouveau_drv.h"
  29. #include "nouveau_encoder.h"
  30. #include "nouveau_connector.h"
  31. #include "nouveau_crtc.h"
  32. #include "nouveau_hw.h"
  33. #include "nvreg.h"
  34. int nv04_dac_output_offset(struct drm_encoder *encoder)
  35. {
  36. struct dcb_entry *dcb = nouveau_encoder(encoder)->dcb;
  37. int offset = 0;
  38. if (dcb->or & (8 | OUTPUT_C))
  39. offset += 0x68;
  40. if (dcb->or & (8 | OUTPUT_B))
  41. offset += 0x2000;
  42. return offset;
  43. }
  44. /*
  45. * arbitrary limit to number of sense oscillations tolerated in one sample
  46. * period (observed to be at least 13 in "nvidia")
  47. */
  48. #define MAX_HBLANK_OSC 20
  49. /*
  50. * arbitrary limit to number of conflicting sample pairs to tolerate at a
  51. * voltage step (observed to be at least 5 in "nvidia")
  52. */
  53. #define MAX_SAMPLE_PAIRS 10
  54. static int sample_load_twice(struct drm_device *dev, bool sense[2])
  55. {
  56. int i;
  57. for (i = 0; i < 2; i++) {
  58. bool sense_a, sense_b, sense_b_prime;
  59. int j = 0;
  60. /*
  61. * wait for bit 0 clear -- out of hblank -- (say reg value 0x4),
  62. * then wait for transition 0x4->0x5->0x4: enter hblank, leave
  63. * hblank again
  64. * use a 10ms timeout (guards against crtc being inactive, in
  65. * which case blank state would never change)
  66. */
  67. if (!nouveau_wait_until(dev, 10000000, NV_PRMCIO_INP0__COLOR,
  68. 0x00000001, 0x00000000))
  69. return -EBUSY;
  70. if (!nouveau_wait_until(dev, 10000000, NV_PRMCIO_INP0__COLOR,
  71. 0x00000001, 0x00000001))
  72. return -EBUSY;
  73. if (!nouveau_wait_until(dev, 10000000, NV_PRMCIO_INP0__COLOR,
  74. 0x00000001, 0x00000000))
  75. return -EBUSY;
  76. udelay(100);
  77. /* when level triggers, sense is _LO_ */
  78. sense_a = nv_rd08(dev, NV_PRMCIO_INP0) & 0x10;
  79. /* take another reading until it agrees with sense_a... */
  80. do {
  81. udelay(100);
  82. sense_b = nv_rd08(dev, NV_PRMCIO_INP0) & 0x10;
  83. if (sense_a != sense_b) {
  84. sense_b_prime =
  85. nv_rd08(dev, NV_PRMCIO_INP0) & 0x10;
  86. if (sense_b == sense_b_prime) {
  87. /* ... unless two consecutive subsequent
  88. * samples agree; sense_a is replaced */
  89. sense_a = sense_b;
  90. /* force mis-match so we loop */
  91. sense_b = !sense_a;
  92. }
  93. }
  94. } while ((sense_a != sense_b) && ++j < MAX_HBLANK_OSC);
  95. if (j == MAX_HBLANK_OSC)
  96. /* with so much oscillation, default to sense:LO */
  97. sense[i] = false;
  98. else
  99. sense[i] = sense_a;
  100. }
  101. return 0;
  102. }
  103. static enum drm_connector_status nv04_dac_detect(struct drm_encoder *encoder,
  104. struct drm_connector *connector)
  105. {
  106. struct drm_device *dev = encoder->dev;
  107. uint8_t saved_seq1, saved_pi, saved_rpc1;
  108. uint8_t saved_palette0[3], saved_palette_mask;
  109. uint32_t saved_rtest_ctrl, saved_rgen_ctrl;
  110. int i;
  111. uint8_t blue;
  112. bool sense = true;
  113. /*
  114. * for this detection to work, there needs to be a mode set up on the
  115. * CRTC. this is presumed to be the case
  116. */
  117. if (nv_two_heads(dev))
  118. /* only implemented for head A for now */
  119. NVSetOwner(dev, 0);
  120. saved_seq1 = NVReadVgaSeq(dev, 0, NV_VIO_SR_CLOCK_INDEX);
  121. NVWriteVgaSeq(dev, 0, NV_VIO_SR_CLOCK_INDEX, saved_seq1 & ~0x20);
  122. saved_rtest_ctrl = NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL);
  123. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL,
  124. saved_rtest_ctrl & ~NV_PRAMDAC_TEST_CONTROL_PWRDWN_DAC_OFF);
  125. msleep(10);
  126. saved_pi = NVReadVgaCrtc(dev, 0, NV_CIO_CRE_PIXEL_INDEX);
  127. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_PIXEL_INDEX,
  128. saved_pi & ~(0x80 | MASK(NV_CIO_CRE_PIXEL_FORMAT)));
  129. saved_rpc1 = NVReadVgaCrtc(dev, 0, NV_CIO_CRE_RPC1_INDEX);
  130. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_RPC1_INDEX, saved_rpc1 & ~0xc0);
  131. nv_wr08(dev, NV_PRMDIO_READ_MODE_ADDRESS, 0x0);
  132. for (i = 0; i < 3; i++)
  133. saved_palette0[i] = nv_rd08(dev, NV_PRMDIO_PALETTE_DATA);
  134. saved_palette_mask = nv_rd08(dev, NV_PRMDIO_PIXEL_MASK);
  135. nv_wr08(dev, NV_PRMDIO_PIXEL_MASK, 0);
  136. saved_rgen_ctrl = NVReadRAMDAC(dev, 0, NV_PRAMDAC_GENERAL_CONTROL);
  137. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_GENERAL_CONTROL,
  138. (saved_rgen_ctrl & ~(NV_PRAMDAC_GENERAL_CONTROL_BPC_8BITS |
  139. NV_PRAMDAC_GENERAL_CONTROL_TERMINATION_75OHM)) |
  140. NV_PRAMDAC_GENERAL_CONTROL_PIXMIX_ON);
  141. blue = 8; /* start of test range */
  142. do {
  143. bool sense_pair[2];
  144. nv_wr08(dev, NV_PRMDIO_WRITE_MODE_ADDRESS, 0);
  145. nv_wr08(dev, NV_PRMDIO_PALETTE_DATA, 0);
  146. nv_wr08(dev, NV_PRMDIO_PALETTE_DATA, 0);
  147. /* testing blue won't find monochrome monitors. I don't care */
  148. nv_wr08(dev, NV_PRMDIO_PALETTE_DATA, blue);
  149. i = 0;
  150. /* take sample pairs until both samples in the pair agree */
  151. do {
  152. if (sample_load_twice(dev, sense_pair))
  153. goto out;
  154. } while ((sense_pair[0] != sense_pair[1]) &&
  155. ++i < MAX_SAMPLE_PAIRS);
  156. if (i == MAX_SAMPLE_PAIRS)
  157. /* too much oscillation defaults to LO */
  158. sense = false;
  159. else
  160. sense = sense_pair[0];
  161. /*
  162. * if sense goes LO before blue ramps to 0x18, monitor is not connected.
  163. * ergo, if blue gets to 0x18, monitor must be connected
  164. */
  165. } while (++blue < 0x18 && sense);
  166. out:
  167. nv_wr08(dev, NV_PRMDIO_PIXEL_MASK, saved_palette_mask);
  168. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_GENERAL_CONTROL, saved_rgen_ctrl);
  169. nv_wr08(dev, NV_PRMDIO_WRITE_MODE_ADDRESS, 0);
  170. for (i = 0; i < 3; i++)
  171. nv_wr08(dev, NV_PRMDIO_PALETTE_DATA, saved_palette0[i]);
  172. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL, saved_rtest_ctrl);
  173. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_PIXEL_INDEX, saved_pi);
  174. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_RPC1_INDEX, saved_rpc1);
  175. NVWriteVgaSeq(dev, 0, NV_VIO_SR_CLOCK_INDEX, saved_seq1);
  176. if (blue == 0x18) {
  177. NV_INFO(dev, "Load detected on head A\n");
  178. return connector_status_connected;
  179. }
  180. return connector_status_disconnected;
  181. }
  182. uint32_t nv17_dac_sample_load(struct drm_encoder *encoder)
  183. {
  184. struct drm_device *dev = encoder->dev;
  185. struct drm_nouveau_private *dev_priv = dev->dev_private;
  186. struct dcb_entry *dcb = nouveau_encoder(encoder)->dcb;
  187. uint32_t sample, testval, regoffset = nv04_dac_output_offset(encoder);
  188. uint32_t saved_powerctrl_2 = 0, saved_powerctrl_4 = 0, saved_routput,
  189. saved_rtest_ctrl, saved_gpio0, saved_gpio1, temp, routput;
  190. int head;
  191. #define RGB_TEST_DATA(r, g, b) (r << 0 | g << 10 | b << 20)
  192. if (dcb->type == OUTPUT_TV) {
  193. testval = RGB_TEST_DATA(0xa0, 0xa0, 0xa0);
  194. if (dev_priv->vbios->tvdactestval)
  195. testval = dev_priv->vbios->tvdactestval;
  196. } else {
  197. testval = RGB_TEST_DATA(0x140, 0x140, 0x140); /* 0x94050140 */
  198. if (dev_priv->vbios->dactestval)
  199. testval = dev_priv->vbios->dactestval;
  200. }
  201. saved_rtest_ctrl = NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset);
  202. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset,
  203. saved_rtest_ctrl & ~NV_PRAMDAC_TEST_CONTROL_PWRDWN_DAC_OFF);
  204. saved_powerctrl_2 = nvReadMC(dev, NV_PBUS_POWERCTRL_2);
  205. nvWriteMC(dev, NV_PBUS_POWERCTRL_2, saved_powerctrl_2 & 0xd7ffffff);
  206. if (regoffset == 0x68) {
  207. saved_powerctrl_4 = nvReadMC(dev, NV_PBUS_POWERCTRL_4);
  208. nvWriteMC(dev, NV_PBUS_POWERCTRL_4, saved_powerctrl_4 & 0xffffffcf);
  209. }
  210. saved_gpio1 = nv17_gpio_get(dev, DCB_GPIO_TVDAC1);
  211. saved_gpio0 = nv17_gpio_get(dev, DCB_GPIO_TVDAC0);
  212. nv17_gpio_set(dev, DCB_GPIO_TVDAC1, dcb->type == OUTPUT_TV);
  213. nv17_gpio_set(dev, DCB_GPIO_TVDAC0, dcb->type == OUTPUT_TV);
  214. msleep(4);
  215. saved_routput = NVReadRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset);
  216. head = (saved_routput & 0x100) >> 8;
  217. #if 0
  218. /* if there's a spare crtc, using it will minimise flicker for the case
  219. * where the in-use crtc is in use by an off-chip tmds encoder */
  220. if (xf86_config->crtc[head]->enabled && !xf86_config->crtc[head ^ 1]->enabled)
  221. head ^= 1;
  222. #endif
  223. /* nv driver and nv31 use 0xfffffeee, nv34 and 6600 use 0xfffffece */
  224. routput = (saved_routput & 0xfffffece) | head << 8;
  225. if (dev_priv->card_type >= NV_40) {
  226. if (dcb->type == OUTPUT_TV)
  227. routput |= 0x1a << 16;
  228. else
  229. routput &= ~(0x1a << 16);
  230. }
  231. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset, routput);
  232. msleep(1);
  233. temp = NVReadRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset);
  234. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset, temp | 1);
  235. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TESTPOINT_DATA,
  236. NV_PRAMDAC_TESTPOINT_DATA_NOTBLANK | testval);
  237. temp = NVReadRAMDAC(dev, head, NV_PRAMDAC_TEST_CONTROL);
  238. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TEST_CONTROL,
  239. temp | NV_PRAMDAC_TEST_CONTROL_TP_INS_EN_ASSERTED);
  240. msleep(5);
  241. sample = NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset);
  242. temp = NVReadRAMDAC(dev, head, NV_PRAMDAC_TEST_CONTROL);
  243. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TEST_CONTROL,
  244. temp & ~NV_PRAMDAC_TEST_CONTROL_TP_INS_EN_ASSERTED);
  245. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TESTPOINT_DATA, 0);
  246. /* bios does something more complex for restoring, but I think this is good enough */
  247. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset, saved_routput);
  248. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset, saved_rtest_ctrl);
  249. if (regoffset == 0x68)
  250. nvWriteMC(dev, NV_PBUS_POWERCTRL_4, saved_powerctrl_4);
  251. nvWriteMC(dev, NV_PBUS_POWERCTRL_2, saved_powerctrl_2);
  252. nv17_gpio_set(dev, DCB_GPIO_TVDAC1, saved_gpio1);
  253. nv17_gpio_set(dev, DCB_GPIO_TVDAC0, saved_gpio0);
  254. return sample;
  255. }
  256. static enum drm_connector_status
  257. nv17_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  258. {
  259. struct drm_device *dev = encoder->dev;
  260. struct dcb_entry *dcb = nouveau_encoder(encoder)->dcb;
  261. uint32_t sample = nv17_dac_sample_load(encoder);
  262. if (sample & NV_PRAMDAC_TEST_CONTROL_SENSEB_ALLHI) {
  263. NV_INFO(dev, "Load detected on output %c\n",
  264. '@' + ffs(dcb->or));
  265. return connector_status_connected;
  266. } else {
  267. return connector_status_disconnected;
  268. }
  269. }
  270. static bool nv04_dac_mode_fixup(struct drm_encoder *encoder,
  271. struct drm_display_mode *mode,
  272. struct drm_display_mode *adjusted_mode)
  273. {
  274. return true;
  275. }
  276. static void nv04_dac_prepare(struct drm_encoder *encoder)
  277. {
  278. struct drm_encoder_helper_funcs *helper = encoder->helper_private;
  279. struct drm_device *dev = encoder->dev;
  280. struct drm_nouveau_private *dev_priv = dev->dev_private;
  281. int head = nouveau_crtc(encoder->crtc)->index;
  282. struct nv04_crtc_reg *crtcstate = dev_priv->mode_reg.crtc_reg;
  283. helper->dpms(encoder, DRM_MODE_DPMS_OFF);
  284. nv04_dfp_disable(dev, head);
  285. /* Some NV4x have unknown values (0x3f, 0x50, 0x54, 0x6b, 0x79, 0x7f)
  286. * at LCD__INDEX which we don't alter
  287. */
  288. if (!(crtcstate[head].CRTC[NV_CIO_CRE_LCD__INDEX] & 0x44))
  289. crtcstate[head].CRTC[NV_CIO_CRE_LCD__INDEX] = 0;
  290. }
  291. static void nv04_dac_mode_set(struct drm_encoder *encoder,
  292. struct drm_display_mode *mode,
  293. struct drm_display_mode *adjusted_mode)
  294. {
  295. struct drm_device *dev = encoder->dev;
  296. struct drm_nouveau_private *dev_priv = dev->dev_private;
  297. int head = nouveau_crtc(encoder->crtc)->index;
  298. if (nv_gf4_disp_arch(dev)) {
  299. struct drm_encoder *rebind;
  300. uint32_t dac_offset = nv04_dac_output_offset(encoder);
  301. uint32_t otherdac;
  302. /* bit 16-19 are bits that are set on some G70 cards,
  303. * but don't seem to have much effect */
  304. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + dac_offset,
  305. head << 8 | NV_PRAMDAC_DACCLK_SEL_DACCLK);
  306. /* force any other vga encoders to bind to the other crtc */
  307. list_for_each_entry(rebind, &dev->mode_config.encoder_list, head) {
  308. if (rebind == encoder
  309. || nouveau_encoder(rebind)->dcb->type != OUTPUT_ANALOG)
  310. continue;
  311. dac_offset = nv04_dac_output_offset(rebind);
  312. otherdac = NVReadRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + dac_offset);
  313. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + dac_offset,
  314. (otherdac & ~0x0100) | (head ^ 1) << 8);
  315. }
  316. }
  317. /* This could use refinement for flatpanels, but it should work this way */
  318. if (dev_priv->chipset < 0x44)
  319. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + nv04_dac_output_offset(encoder), 0xf0000000);
  320. else
  321. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + nv04_dac_output_offset(encoder), 0x00100000);
  322. }
  323. static void nv04_dac_commit(struct drm_encoder *encoder)
  324. {
  325. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  326. struct drm_device *dev = encoder->dev;
  327. struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
  328. struct drm_encoder_helper_funcs *helper = encoder->helper_private;
  329. helper->dpms(encoder, DRM_MODE_DPMS_ON);
  330. NV_INFO(dev, "Output %s is running on CRTC %d using output %c\n",
  331. drm_get_connector_name(&nouveau_encoder_connector_get(nv_encoder)->base),
  332. nv_crtc->index, '@' + ffs(nv_encoder->dcb->or));
  333. }
  334. void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable)
  335. {
  336. struct drm_device *dev = encoder->dev;
  337. struct drm_nouveau_private *dev_priv = dev->dev_private;
  338. struct dcb_entry *dcb = nouveau_encoder(encoder)->dcb;
  339. if (nv_gf4_disp_arch(dev)) {
  340. uint32_t *dac_users = &dev_priv->dac_users[ffs(dcb->or) - 1];
  341. int dacclk_off = NV_PRAMDAC_DACCLK + nv04_dac_output_offset(encoder);
  342. uint32_t dacclk = NVReadRAMDAC(dev, 0, dacclk_off);
  343. if (enable) {
  344. *dac_users |= 1 << dcb->index;
  345. NVWriteRAMDAC(dev, 0, dacclk_off, dacclk | NV_PRAMDAC_DACCLK_SEL_DACCLK);
  346. } else {
  347. *dac_users &= ~(1 << dcb->index);
  348. if (!*dac_users)
  349. NVWriteRAMDAC(dev, 0, dacclk_off,
  350. dacclk & ~NV_PRAMDAC_DACCLK_SEL_DACCLK);
  351. }
  352. }
  353. }
  354. static void nv04_dac_dpms(struct drm_encoder *encoder, int mode)
  355. {
  356. struct drm_device *dev = encoder->dev;
  357. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  358. if (nv_encoder->last_dpms == mode)
  359. return;
  360. nv_encoder->last_dpms = mode;
  361. NV_INFO(dev, "Setting dpms mode %d on vga encoder (output %d)\n",
  362. mode, nv_encoder->dcb->index);
  363. nv04_dac_update_dacclk(encoder, mode == DRM_MODE_DPMS_ON);
  364. }
  365. static void nv04_dac_save(struct drm_encoder *encoder)
  366. {
  367. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  368. struct drm_device *dev = encoder->dev;
  369. if (nv_gf4_disp_arch(dev))
  370. nv_encoder->restore.output = NVReadRAMDAC(dev, 0, NV_PRAMDAC_DACCLK +
  371. nv04_dac_output_offset(encoder));
  372. }
  373. static void nv04_dac_restore(struct drm_encoder *encoder)
  374. {
  375. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  376. struct drm_device *dev = encoder->dev;
  377. if (nv_gf4_disp_arch(dev))
  378. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + nv04_dac_output_offset(encoder),
  379. nv_encoder->restore.output);
  380. nv_encoder->last_dpms = NV_DPMS_CLEARED;
  381. }
  382. static void nv04_dac_destroy(struct drm_encoder *encoder)
  383. {
  384. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  385. NV_DEBUG_KMS(encoder->dev, "\n");
  386. drm_encoder_cleanup(encoder);
  387. kfree(nv_encoder);
  388. }
  389. static const struct drm_encoder_helper_funcs nv04_dac_helper_funcs = {
  390. .dpms = nv04_dac_dpms,
  391. .save = nv04_dac_save,
  392. .restore = nv04_dac_restore,
  393. .mode_fixup = nv04_dac_mode_fixup,
  394. .prepare = nv04_dac_prepare,
  395. .commit = nv04_dac_commit,
  396. .mode_set = nv04_dac_mode_set,
  397. .detect = nv04_dac_detect
  398. };
  399. static const struct drm_encoder_helper_funcs nv17_dac_helper_funcs = {
  400. .dpms = nv04_dac_dpms,
  401. .save = nv04_dac_save,
  402. .restore = nv04_dac_restore,
  403. .mode_fixup = nv04_dac_mode_fixup,
  404. .prepare = nv04_dac_prepare,
  405. .commit = nv04_dac_commit,
  406. .mode_set = nv04_dac_mode_set,
  407. .detect = nv17_dac_detect
  408. };
  409. static const struct drm_encoder_funcs nv04_dac_funcs = {
  410. .destroy = nv04_dac_destroy,
  411. };
  412. int nv04_dac_create(struct drm_device *dev, struct dcb_entry *entry)
  413. {
  414. const struct drm_encoder_helper_funcs *helper;
  415. struct drm_encoder *encoder;
  416. struct nouveau_encoder *nv_encoder = NULL;
  417. nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
  418. if (!nv_encoder)
  419. return -ENOMEM;
  420. encoder = to_drm_encoder(nv_encoder);
  421. nv_encoder->dcb = entry;
  422. nv_encoder->or = ffs(entry->or) - 1;
  423. if (nv_gf4_disp_arch(dev))
  424. helper = &nv17_dac_helper_funcs;
  425. else
  426. helper = &nv04_dac_helper_funcs;
  427. drm_encoder_init(dev, encoder, &nv04_dac_funcs, DRM_MODE_ENCODER_DAC);
  428. drm_encoder_helper_add(encoder, helper);
  429. encoder->possible_crtcs = entry->heads;
  430. encoder->possible_clones = 0;
  431. return 0;
  432. }