nouveau_sgdma.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. #include "drmP.h"
  2. #include "nouveau_drv.h"
  3. #include <linux/pagemap.h>
  4. #define NV_CTXDMA_PAGE_SHIFT 12
  5. #define NV_CTXDMA_PAGE_SIZE (1 << NV_CTXDMA_PAGE_SHIFT)
  6. #define NV_CTXDMA_PAGE_MASK (NV_CTXDMA_PAGE_SIZE - 1)
  7. struct nouveau_sgdma_be {
  8. struct ttm_backend backend;
  9. struct drm_device *dev;
  10. dma_addr_t *pages;
  11. unsigned nr_pages;
  12. unsigned pte_start;
  13. bool bound;
  14. };
  15. static int
  16. nouveau_sgdma_populate(struct ttm_backend *be, unsigned long num_pages,
  17. struct page **pages, struct page *dummy_read_page)
  18. {
  19. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  20. struct drm_device *dev = nvbe->dev;
  21. NV_DEBUG(nvbe->dev, "num_pages = %ld\n", num_pages);
  22. if (nvbe->pages)
  23. return -EINVAL;
  24. nvbe->pages = kmalloc(sizeof(dma_addr_t) * num_pages, GFP_KERNEL);
  25. if (!nvbe->pages)
  26. return -ENOMEM;
  27. nvbe->nr_pages = 0;
  28. while (num_pages--) {
  29. nvbe->pages[nvbe->nr_pages] =
  30. pci_map_page(dev->pdev, pages[nvbe->nr_pages], 0,
  31. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  32. if (pci_dma_mapping_error(dev->pdev,
  33. nvbe->pages[nvbe->nr_pages])) {
  34. be->func->clear(be);
  35. return -EFAULT;
  36. }
  37. nvbe->nr_pages++;
  38. }
  39. return 0;
  40. }
  41. static void
  42. nouveau_sgdma_clear(struct ttm_backend *be)
  43. {
  44. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  45. struct drm_device *dev = nvbe->dev;
  46. NV_DEBUG(nvbe->dev, "\n");
  47. if (nvbe && nvbe->pages) {
  48. if (nvbe->bound)
  49. be->func->unbind(be);
  50. while (nvbe->nr_pages--) {
  51. pci_unmap_page(dev->pdev, nvbe->pages[nvbe->nr_pages],
  52. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  53. }
  54. kfree(nvbe->pages);
  55. nvbe->pages = NULL;
  56. nvbe->nr_pages = 0;
  57. }
  58. }
  59. static inline unsigned
  60. nouveau_sgdma_pte(struct drm_device *dev, uint64_t offset)
  61. {
  62. struct drm_nouveau_private *dev_priv = dev->dev_private;
  63. unsigned pte = (offset >> NV_CTXDMA_PAGE_SHIFT);
  64. if (dev_priv->card_type < NV_50)
  65. return pte + 2;
  66. return pte << 1;
  67. }
  68. static int
  69. nouveau_sgdma_bind(struct ttm_backend *be, struct ttm_mem_reg *mem)
  70. {
  71. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  72. struct drm_device *dev = nvbe->dev;
  73. struct drm_nouveau_private *dev_priv = dev->dev_private;
  74. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  75. unsigned i, j, pte;
  76. NV_DEBUG(dev, "pg=0x%lx\n", mem->mm_node->start);
  77. dev_priv->engine.instmem.prepare_access(nvbe->dev, true);
  78. pte = nouveau_sgdma_pte(nvbe->dev, mem->mm_node->start << PAGE_SHIFT);
  79. nvbe->pte_start = pte;
  80. for (i = 0; i < nvbe->nr_pages; i++) {
  81. dma_addr_t dma_offset = nvbe->pages[i];
  82. uint32_t offset_l = lower_32_bits(dma_offset);
  83. uint32_t offset_h = upper_32_bits(dma_offset);
  84. for (j = 0; j < PAGE_SIZE / NV_CTXDMA_PAGE_SIZE; j++) {
  85. if (dev_priv->card_type < NV_50)
  86. nv_wo32(dev, gpuobj, pte++, offset_l | 3);
  87. else {
  88. nv_wo32(dev, gpuobj, pte++, offset_l | 0x21);
  89. nv_wo32(dev, gpuobj, pte++, offset_h & 0xff);
  90. }
  91. dma_offset += NV_CTXDMA_PAGE_SIZE;
  92. }
  93. }
  94. dev_priv->engine.instmem.finish_access(nvbe->dev);
  95. if (dev_priv->card_type == NV_50) {
  96. nv_wr32(dev, 0x100c80, 0x00050001);
  97. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  98. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
  99. NV_ERROR(dev, "0x100c80 = 0x%08x\n",
  100. nv_rd32(dev, 0x100c80));
  101. return -EBUSY;
  102. }
  103. nv_wr32(dev, 0x100c80, 0x00000001);
  104. if (!nv_wait(0x100c80, 0x00000001, 0x00000000)) {
  105. NV_ERROR(dev, "timeout: (0x100c80 & 1) == 0 (2)\n");
  106. NV_ERROR(dev, "0x100c80 = 0x%08x\n",
  107. nv_rd32(dev, 0x100c80));
  108. return -EBUSY;
  109. }
  110. }
  111. nvbe->bound = true;
  112. return 0;
  113. }
  114. static int
  115. nouveau_sgdma_unbind(struct ttm_backend *be)
  116. {
  117. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  118. struct drm_device *dev = nvbe->dev;
  119. struct drm_nouveau_private *dev_priv = dev->dev_private;
  120. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  121. unsigned i, j, pte;
  122. NV_DEBUG(dev, "\n");
  123. if (!nvbe->bound)
  124. return 0;
  125. dev_priv->engine.instmem.prepare_access(nvbe->dev, true);
  126. pte = nvbe->pte_start;
  127. for (i = 0; i < nvbe->nr_pages; i++) {
  128. dma_addr_t dma_offset = dev_priv->gart_info.sg_dummy_bus;
  129. for (j = 0; j < PAGE_SIZE / NV_CTXDMA_PAGE_SIZE; j++) {
  130. if (dev_priv->card_type < NV_50)
  131. nv_wo32(dev, gpuobj, pte++, dma_offset | 3);
  132. else {
  133. nv_wo32(dev, gpuobj, pte++, dma_offset | 0x21);
  134. nv_wo32(dev, gpuobj, pte++, 0x00000000);
  135. }
  136. dma_offset += NV_CTXDMA_PAGE_SIZE;
  137. }
  138. }
  139. dev_priv->engine.instmem.finish_access(nvbe->dev);
  140. nvbe->bound = false;
  141. return 0;
  142. }
  143. static void
  144. nouveau_sgdma_destroy(struct ttm_backend *be)
  145. {
  146. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  147. if (be) {
  148. NV_DEBUG(nvbe->dev, "\n");
  149. if (nvbe) {
  150. if (nvbe->pages)
  151. be->func->clear(be);
  152. kfree(nvbe);
  153. }
  154. }
  155. }
  156. static struct ttm_backend_func nouveau_sgdma_backend = {
  157. .populate = nouveau_sgdma_populate,
  158. .clear = nouveau_sgdma_clear,
  159. .bind = nouveau_sgdma_bind,
  160. .unbind = nouveau_sgdma_unbind,
  161. .destroy = nouveau_sgdma_destroy
  162. };
  163. struct ttm_backend *
  164. nouveau_sgdma_init_ttm(struct drm_device *dev)
  165. {
  166. struct drm_nouveau_private *dev_priv = dev->dev_private;
  167. struct nouveau_sgdma_be *nvbe;
  168. if (!dev_priv->gart_info.sg_ctxdma)
  169. return NULL;
  170. nvbe = kzalloc(sizeof(*nvbe), GFP_KERNEL);
  171. if (!nvbe)
  172. return NULL;
  173. nvbe->dev = dev;
  174. nvbe->backend.func = &nouveau_sgdma_backend;
  175. return &nvbe->backend;
  176. }
  177. int
  178. nouveau_sgdma_init(struct drm_device *dev)
  179. {
  180. struct drm_nouveau_private *dev_priv = dev->dev_private;
  181. struct nouveau_gpuobj *gpuobj = NULL;
  182. uint32_t aper_size, obj_size;
  183. int i, ret;
  184. if (dev_priv->card_type < NV_50) {
  185. aper_size = (64 * 1024 * 1024);
  186. obj_size = (aper_size >> NV_CTXDMA_PAGE_SHIFT) * 4;
  187. obj_size += 8; /* ctxdma header */
  188. } else {
  189. /* 1 entire VM page table */
  190. aper_size = (512 * 1024 * 1024);
  191. obj_size = (aper_size >> NV_CTXDMA_PAGE_SHIFT) * 8;
  192. }
  193. ret = nouveau_gpuobj_new(dev, NULL, obj_size, 16,
  194. NVOBJ_FLAG_ALLOW_NO_REFS |
  195. NVOBJ_FLAG_ZERO_ALLOC |
  196. NVOBJ_FLAG_ZERO_FREE, &gpuobj);
  197. if (ret) {
  198. NV_ERROR(dev, "Error creating sgdma object: %d\n", ret);
  199. return ret;
  200. }
  201. dev_priv->gart_info.sg_dummy_page =
  202. alloc_page(GFP_KERNEL|__GFP_DMA32);
  203. set_bit(PG_locked, &dev_priv->gart_info.sg_dummy_page->flags);
  204. dev_priv->gart_info.sg_dummy_bus =
  205. pci_map_page(dev->pdev, dev_priv->gart_info.sg_dummy_page, 0,
  206. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  207. dev_priv->engine.instmem.prepare_access(dev, true);
  208. if (dev_priv->card_type < NV_50) {
  209. /* Maybe use NV_DMA_TARGET_AGP for PCIE? NVIDIA do this, and
  210. * confirmed to work on c51. Perhaps means NV_DMA_TARGET_PCIE
  211. * on those cards? */
  212. nv_wo32(dev, gpuobj, 0, NV_CLASS_DMA_IN_MEMORY |
  213. (1 << 12) /* PT present */ |
  214. (0 << 13) /* PT *not* linear */ |
  215. (NV_DMA_ACCESS_RW << 14) |
  216. (NV_DMA_TARGET_PCI << 16));
  217. nv_wo32(dev, gpuobj, 1, aper_size - 1);
  218. for (i = 2; i < 2 + (aper_size >> 12); i++) {
  219. nv_wo32(dev, gpuobj, i,
  220. dev_priv->gart_info.sg_dummy_bus | 3);
  221. }
  222. } else {
  223. for (i = 0; i < obj_size; i += 8) {
  224. nv_wo32(dev, gpuobj, (i+0)/4,
  225. dev_priv->gart_info.sg_dummy_bus | 0x21);
  226. nv_wo32(dev, gpuobj, (i+4)/4, 0);
  227. }
  228. }
  229. dev_priv->engine.instmem.finish_access(dev);
  230. dev_priv->gart_info.type = NOUVEAU_GART_SGDMA;
  231. dev_priv->gart_info.aper_base = 0;
  232. dev_priv->gart_info.aper_size = aper_size;
  233. dev_priv->gart_info.sg_ctxdma = gpuobj;
  234. return 0;
  235. }
  236. void
  237. nouveau_sgdma_takedown(struct drm_device *dev)
  238. {
  239. struct drm_nouveau_private *dev_priv = dev->dev_private;
  240. if (dev_priv->gart_info.sg_dummy_page) {
  241. pci_unmap_page(dev->pdev, dev_priv->gart_info.sg_dummy_bus,
  242. NV_CTXDMA_PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  243. unlock_page(dev_priv->gart_info.sg_dummy_page);
  244. __free_page(dev_priv->gart_info.sg_dummy_page);
  245. dev_priv->gart_info.sg_dummy_page = NULL;
  246. dev_priv->gart_info.sg_dummy_bus = 0;
  247. }
  248. nouveau_gpuobj_del(dev, &dev_priv->gart_info.sg_ctxdma);
  249. }
  250. int
  251. nouveau_sgdma_get_page(struct drm_device *dev, uint32_t offset, uint32_t *page)
  252. {
  253. struct drm_nouveau_private *dev_priv = dev->dev_private;
  254. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  255. struct nouveau_instmem_engine *instmem = &dev_priv->engine.instmem;
  256. int pte;
  257. pte = (offset >> NV_CTXDMA_PAGE_SHIFT);
  258. if (dev_priv->card_type < NV_50) {
  259. instmem->prepare_access(dev, false);
  260. *page = nv_ro32(dev, gpuobj, (pte + 2)) & ~NV_CTXDMA_PAGE_MASK;
  261. instmem->finish_access(dev);
  262. return 0;
  263. }
  264. NV_ERROR(dev, "Unimplemented on NV50\n");
  265. return -EINVAL;
  266. }