nouveau_drv.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #include <linux/console.h>
  25. #include "drmP.h"
  26. #include "drm.h"
  27. #include "drm_crtc_helper.h"
  28. #include "nouveau_drv.h"
  29. #include "nouveau_hw.h"
  30. #include "nouveau_fb.h"
  31. #include "nouveau_fbcon.h"
  32. #include "nv50_display.h"
  33. #include "drm_pciids.h"
  34. MODULE_PARM_DESC(ctxfw, "Use external firmware blob for grctx init (NV40)");
  35. int nouveau_ctxfw = 0;
  36. module_param_named(ctxfw, nouveau_ctxfw, int, 0400);
  37. MODULE_PARM_DESC(noagp, "Disable AGP");
  38. int nouveau_noagp;
  39. module_param_named(noagp, nouveau_noagp, int, 0400);
  40. MODULE_PARM_DESC(modeset, "Enable kernel modesetting");
  41. static int nouveau_modeset = -1; /* kms */
  42. module_param_named(modeset, nouveau_modeset, int, 0400);
  43. MODULE_PARM_DESC(vbios, "Override default VBIOS location");
  44. char *nouveau_vbios;
  45. module_param_named(vbios, nouveau_vbios, charp, 0400);
  46. MODULE_PARM_DESC(vram_pushbuf, "Force DMA push buffers to be in VRAM");
  47. int nouveau_vram_pushbuf;
  48. module_param_named(vram_pushbuf, nouveau_vram_pushbuf, int, 0400);
  49. MODULE_PARM_DESC(vram_notify, "Force DMA notifiers to be in VRAM");
  50. int nouveau_vram_notify;
  51. module_param_named(vram_notify, nouveau_vram_notify, int, 0400);
  52. MODULE_PARM_DESC(duallink, "Allow dual-link TMDS (>=GeForce 8)");
  53. int nouveau_duallink = 1;
  54. module_param_named(duallink, nouveau_duallink, int, 0400);
  55. MODULE_PARM_DESC(uscript_lvds, "LVDS output script table ID (>=GeForce 8)");
  56. int nouveau_uscript_lvds = -1;
  57. module_param_named(uscript_lvds, nouveau_uscript_lvds, int, 0400);
  58. MODULE_PARM_DESC(uscript_tmds, "TMDS output script table ID (>=GeForce 8)");
  59. int nouveau_uscript_tmds = -1;
  60. module_param_named(uscript_tmds, nouveau_uscript_tmds, int, 0400);
  61. MODULE_PARM_DESC(tv_norm, "Default TV norm.\n"
  62. "\t\tSupported: PAL, PAL-M, PAL-N, PAL-Nc, NTSC-M, NTSC-J,\n"
  63. "\t\t\thd480i, hd480p, hd576i, hd576p, hd720p, hd1080i.\n"
  64. "\t\tDefault: PAL\n"
  65. "\t\t*NOTE* Ignored for cards with external TV encoders.");
  66. char *nouveau_tv_norm;
  67. module_param_named(tv_norm, nouveau_tv_norm, charp, 0400);
  68. MODULE_PARM_DESC(reg_debug, "Register access debug bitmask:\n"
  69. "\t\t0x1 mc, 0x2 video, 0x4 fb, 0x8 extdev,\n"
  70. "\t\t0x10 crtc, 0x20 ramdac, 0x40 vgacrtc, 0x80 rmvio,\n"
  71. "\t\t0x100 vgaattr, 0x200 EVO (G80+). ");
  72. int nouveau_reg_debug;
  73. module_param_named(reg_debug, nouveau_reg_debug, int, 0600);
  74. int nouveau_fbpercrtc;
  75. #if 0
  76. module_param_named(fbpercrtc, nouveau_fbpercrtc, int, 0400);
  77. #endif
  78. static struct pci_device_id pciidlist[] = {
  79. {
  80. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
  81. .class = PCI_BASE_CLASS_DISPLAY << 16,
  82. .class_mask = 0xff << 16,
  83. },
  84. {
  85. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA_SGS, PCI_ANY_ID),
  86. .class = PCI_BASE_CLASS_DISPLAY << 16,
  87. .class_mask = 0xff << 16,
  88. },
  89. {}
  90. };
  91. MODULE_DEVICE_TABLE(pci, pciidlist);
  92. static struct drm_driver driver;
  93. static int __devinit
  94. nouveau_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  95. {
  96. return drm_get_dev(pdev, ent, &driver);
  97. }
  98. static void
  99. nouveau_pci_remove(struct pci_dev *pdev)
  100. {
  101. struct drm_device *dev = pci_get_drvdata(pdev);
  102. drm_put_dev(dev);
  103. }
  104. static int
  105. nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state)
  106. {
  107. struct drm_device *dev = pci_get_drvdata(pdev);
  108. struct drm_nouveau_private *dev_priv = dev->dev_private;
  109. struct nouveau_instmem_engine *pinstmem = &dev_priv->engine.instmem;
  110. struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
  111. struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
  112. struct nouveau_channel *chan;
  113. struct drm_crtc *crtc;
  114. uint32_t fbdev_flags;
  115. int ret, i;
  116. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  117. return -ENODEV;
  118. if (pm_state.event == PM_EVENT_PRETHAW)
  119. return 0;
  120. fbdev_flags = dev_priv->fbdev_info->flags;
  121. dev_priv->fbdev_info->flags |= FBINFO_HWACCEL_DISABLED;
  122. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  123. struct nouveau_framebuffer *nouveau_fb;
  124. nouveau_fb = nouveau_framebuffer(crtc->fb);
  125. if (!nouveau_fb || !nouveau_fb->nvbo)
  126. continue;
  127. nouveau_bo_unpin(nouveau_fb->nvbo);
  128. }
  129. NV_INFO(dev, "Evicting buffers...\n");
  130. ttm_bo_evict_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  131. NV_INFO(dev, "Idling channels...\n");
  132. for (i = 0; i < pfifo->channels; i++) {
  133. struct nouveau_fence *fence = NULL;
  134. chan = dev_priv->fifos[i];
  135. if (!chan || (dev_priv->card_type >= NV_50 &&
  136. chan == dev_priv->fifos[0]))
  137. continue;
  138. ret = nouveau_fence_new(chan, &fence, true);
  139. if (ret == 0) {
  140. ret = nouveau_fence_wait(fence, NULL, false, false);
  141. nouveau_fence_unref((void *)&fence);
  142. }
  143. if (ret) {
  144. NV_ERROR(dev, "Failed to idle channel %d for suspend\n",
  145. chan->id);
  146. }
  147. }
  148. pgraph->fifo_access(dev, false);
  149. nouveau_wait_for_idle(dev);
  150. pfifo->reassign(dev, false);
  151. pfifo->disable(dev);
  152. pfifo->unload_context(dev);
  153. pgraph->unload_context(dev);
  154. NV_INFO(dev, "Suspending GPU objects...\n");
  155. ret = nouveau_gpuobj_suspend(dev);
  156. if (ret) {
  157. NV_ERROR(dev, "... failed: %d\n", ret);
  158. goto out_abort;
  159. }
  160. ret = pinstmem->suspend(dev);
  161. if (ret) {
  162. NV_ERROR(dev, "... failed: %d\n", ret);
  163. nouveau_gpuobj_suspend_cleanup(dev);
  164. goto out_abort;
  165. }
  166. NV_INFO(dev, "And we're gone!\n");
  167. pci_save_state(pdev);
  168. if (pm_state.event == PM_EVENT_SUSPEND) {
  169. pci_disable_device(pdev);
  170. pci_set_power_state(pdev, PCI_D3hot);
  171. }
  172. acquire_console_sem();
  173. fb_set_suspend(dev_priv->fbdev_info, 1);
  174. release_console_sem();
  175. dev_priv->fbdev_info->flags = fbdev_flags;
  176. return 0;
  177. out_abort:
  178. NV_INFO(dev, "Re-enabling acceleration..\n");
  179. pfifo->enable(dev);
  180. pfifo->reassign(dev, true);
  181. pgraph->fifo_access(dev, true);
  182. return ret;
  183. }
  184. static int
  185. nouveau_pci_resume(struct pci_dev *pdev)
  186. {
  187. struct drm_device *dev = pci_get_drvdata(pdev);
  188. struct drm_nouveau_private *dev_priv = dev->dev_private;
  189. struct nouveau_engine *engine = &dev_priv->engine;
  190. struct drm_crtc *crtc;
  191. uint32_t fbdev_flags;
  192. int ret, i;
  193. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  194. return -ENODEV;
  195. fbdev_flags = dev_priv->fbdev_info->flags;
  196. dev_priv->fbdev_info->flags |= FBINFO_HWACCEL_DISABLED;
  197. NV_INFO(dev, "We're back, enabling device...\n");
  198. pci_set_power_state(pdev, PCI_D0);
  199. pci_restore_state(pdev);
  200. if (pci_enable_device(pdev))
  201. return -1;
  202. pci_set_master(dev->pdev);
  203. NV_INFO(dev, "POSTing device...\n");
  204. ret = nouveau_run_vbios_init(dev);
  205. if (ret)
  206. return ret;
  207. if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
  208. ret = nouveau_mem_init_agp(dev);
  209. if (ret) {
  210. NV_ERROR(dev, "error reinitialising AGP: %d\n", ret);
  211. return ret;
  212. }
  213. }
  214. NV_INFO(dev, "Reinitialising engines...\n");
  215. engine->instmem.resume(dev);
  216. engine->mc.init(dev);
  217. engine->timer.init(dev);
  218. engine->fb.init(dev);
  219. engine->graph.init(dev);
  220. engine->fifo.init(dev);
  221. NV_INFO(dev, "Restoring GPU objects...\n");
  222. nouveau_gpuobj_resume(dev);
  223. nouveau_irq_postinstall(dev);
  224. /* Re-write SKIPS, they'll have been lost over the suspend */
  225. if (nouveau_vram_pushbuf) {
  226. struct nouveau_channel *chan;
  227. int j;
  228. for (i = 0; i < dev_priv->engine.fifo.channels; i++) {
  229. chan = dev_priv->fifos[i];
  230. if (!chan || !chan->pushbuf_bo)
  231. continue;
  232. for (j = 0; j < NOUVEAU_DMA_SKIPS; j++)
  233. nouveau_bo_wr32(chan->pushbuf_bo, i, 0);
  234. }
  235. }
  236. NV_INFO(dev, "Restoring mode...\n");
  237. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  238. struct nouveau_framebuffer *nouveau_fb;
  239. nouveau_fb = nouveau_framebuffer(crtc->fb);
  240. if (!nouveau_fb || !nouveau_fb->nvbo)
  241. continue;
  242. nouveau_bo_pin(nouveau_fb->nvbo, TTM_PL_FLAG_VRAM);
  243. }
  244. if (dev_priv->card_type < NV_50) {
  245. nv04_display_restore(dev);
  246. NVLockVgaCrtcs(dev, false);
  247. } else
  248. nv50_display_init(dev);
  249. /* Force CLUT to get re-loaded during modeset */
  250. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  251. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  252. nv_crtc->lut.depth = 0;
  253. }
  254. acquire_console_sem();
  255. fb_set_suspend(dev_priv->fbdev_info, 0);
  256. release_console_sem();
  257. nouveau_fbcon_zfill(dev);
  258. drm_helper_resume_force_mode(dev);
  259. dev_priv->fbdev_info->flags = fbdev_flags;
  260. return 0;
  261. }
  262. static struct drm_driver driver = {
  263. .driver_features =
  264. DRIVER_USE_AGP | DRIVER_PCI_DMA | DRIVER_SG |
  265. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  266. .load = nouveau_load,
  267. .firstopen = nouveau_firstopen,
  268. .lastclose = nouveau_lastclose,
  269. .unload = nouveau_unload,
  270. .preclose = nouveau_preclose,
  271. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  272. .debugfs_init = nouveau_debugfs_init,
  273. .debugfs_cleanup = nouveau_debugfs_takedown,
  274. #endif
  275. .irq_preinstall = nouveau_irq_preinstall,
  276. .irq_postinstall = nouveau_irq_postinstall,
  277. .irq_uninstall = nouveau_irq_uninstall,
  278. .irq_handler = nouveau_irq_handler,
  279. .reclaim_buffers = drm_core_reclaim_buffers,
  280. .get_map_ofs = drm_core_get_map_ofs,
  281. .get_reg_ofs = drm_core_get_reg_ofs,
  282. .ioctls = nouveau_ioctls,
  283. .fops = {
  284. .owner = THIS_MODULE,
  285. .open = drm_open,
  286. .release = drm_release,
  287. .unlocked_ioctl = drm_ioctl,
  288. .mmap = nouveau_ttm_mmap,
  289. .poll = drm_poll,
  290. .fasync = drm_fasync,
  291. #if defined(CONFIG_COMPAT)
  292. .compat_ioctl = nouveau_compat_ioctl,
  293. #endif
  294. },
  295. .pci_driver = {
  296. .name = DRIVER_NAME,
  297. .id_table = pciidlist,
  298. .probe = nouveau_pci_probe,
  299. .remove = nouveau_pci_remove,
  300. .suspend = nouveau_pci_suspend,
  301. .resume = nouveau_pci_resume
  302. },
  303. .gem_init_object = nouveau_gem_object_new,
  304. .gem_free_object = nouveau_gem_object_del,
  305. .name = DRIVER_NAME,
  306. .desc = DRIVER_DESC,
  307. #ifdef GIT_REVISION
  308. .date = GIT_REVISION,
  309. #else
  310. .date = DRIVER_DATE,
  311. #endif
  312. .major = DRIVER_MAJOR,
  313. .minor = DRIVER_MINOR,
  314. .patchlevel = DRIVER_PATCHLEVEL,
  315. };
  316. static int __init nouveau_init(void)
  317. {
  318. driver.num_ioctls = nouveau_max_ioctl;
  319. if (nouveau_modeset == -1) {
  320. #ifdef CONFIG_VGA_CONSOLE
  321. if (vgacon_text_force())
  322. nouveau_modeset = 0;
  323. else
  324. #endif
  325. nouveau_modeset = 1;
  326. }
  327. if (nouveau_modeset == 1)
  328. driver.driver_features |= DRIVER_MODESET;
  329. return drm_init(&driver);
  330. }
  331. static void __exit nouveau_exit(void)
  332. {
  333. drm_exit(&driver);
  334. }
  335. module_init(nouveau_init);
  336. module_exit(nouveau_exit);
  337. MODULE_AUTHOR(DRIVER_AUTHOR);
  338. MODULE_DESCRIPTION(DRIVER_DESC);
  339. MODULE_LICENSE("GPL and additional rights");