nouveau_dma.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * Copyright (C) 2007 Ben Skeggs.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef __NOUVEAU_DMA_H__
  27. #define __NOUVEAU_DMA_H__
  28. #ifndef NOUVEAU_DMA_DEBUG
  29. #define NOUVEAU_DMA_DEBUG 0
  30. #endif
  31. /*
  32. * There's a hw race condition where you can't jump to your PUT offset,
  33. * to avoid this we jump to offset + SKIPS and fill the difference with
  34. * NOPs.
  35. *
  36. * xf86-video-nv configures the DMA fetch size to 32 bytes, and uses
  37. * a SKIPS value of 8. Lets assume that the race condition is to do
  38. * with writing into the fetch area, we configure a fetch size of 128
  39. * bytes so we need a larger SKIPS value.
  40. */
  41. #define NOUVEAU_DMA_SKIPS (128 / 4)
  42. /* Hardcoded object assignments to subchannels (subchannel id). */
  43. enum {
  44. NvSubM2MF = 0,
  45. NvSubSw = 1,
  46. NvSub2D = 2,
  47. NvSubCtxSurf2D = 2,
  48. NvSubGdiRect = 3,
  49. NvSubImageBlit = 4
  50. };
  51. /* Object handles. */
  52. enum {
  53. NvM2MF = 0x80000001,
  54. NvDmaFB = 0x80000002,
  55. NvDmaTT = 0x80000003,
  56. NvDmaVRAM = 0x80000004,
  57. NvDmaGART = 0x80000005,
  58. NvNotify0 = 0x80000006,
  59. Nv2D = 0x80000007,
  60. NvCtxSurf2D = 0x80000008,
  61. NvRop = 0x80000009,
  62. NvImagePatt = 0x8000000a,
  63. NvClipRect = 0x8000000b,
  64. NvGdiRect = 0x8000000c,
  65. NvImageBlit = 0x8000000d,
  66. NvSw = 0x8000000e,
  67. /* G80+ display objects */
  68. NvEvoVRAM = 0x01000000,
  69. NvEvoFB16 = 0x01000001,
  70. NvEvoFB32 = 0x01000002
  71. };
  72. #define NV_MEMORY_TO_MEMORY_FORMAT 0x00000039
  73. #define NV_MEMORY_TO_MEMORY_FORMAT_NAME 0x00000000
  74. #define NV_MEMORY_TO_MEMORY_FORMAT_SET_REF 0x00000050
  75. #define NV_MEMORY_TO_MEMORY_FORMAT_NOP 0x00000100
  76. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY 0x00000104
  77. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE 0x00000000
  78. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE_LE_AWAKEN 0x00000001
  79. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY 0x00000180
  80. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE 0x00000184
  81. #define NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN 0x0000030c
  82. #define NV50_MEMORY_TO_MEMORY_FORMAT 0x00005039
  83. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK200 0x00000200
  84. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK21C 0x0000021c
  85. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN_HIGH 0x00000238
  86. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_OUT_HIGH 0x0000023c
  87. static __must_check inline int
  88. RING_SPACE(struct nouveau_channel *chan, int size)
  89. {
  90. if (chan->dma.free < size) {
  91. int ret;
  92. ret = nouveau_dma_wait(chan, size);
  93. if (ret)
  94. return ret;
  95. }
  96. chan->dma.free -= size;
  97. return 0;
  98. }
  99. static inline void
  100. OUT_RING(struct nouveau_channel *chan, int data)
  101. {
  102. if (NOUVEAU_DMA_DEBUG) {
  103. NV_INFO(chan->dev, "Ch%d/0x%08x: 0x%08x\n",
  104. chan->id, chan->dma.cur << 2, data);
  105. }
  106. nouveau_bo_wr32(chan->pushbuf_bo, chan->dma.cur++, data);
  107. }
  108. extern void
  109. OUT_RINGp(struct nouveau_channel *chan, const void *data, unsigned nr_dwords);
  110. static inline void
  111. BEGIN_RING(struct nouveau_channel *chan, int subc, int mthd, int size)
  112. {
  113. OUT_RING(chan, (subc << 13) | (size << 18) | mthd);
  114. }
  115. #define WRITE_PUT(val) do { \
  116. DRM_MEMORYBARRIER(); \
  117. nouveau_bo_rd32(chan->pushbuf_bo, 0); \
  118. nvchan_wr32(chan, chan->user_put, ((val) << 2) + chan->pushbuf_base); \
  119. } while (0)
  120. static inline void
  121. FIRE_RING(struct nouveau_channel *chan)
  122. {
  123. if (NOUVEAU_DMA_DEBUG) {
  124. NV_INFO(chan->dev, "Ch%d/0x%08x: PUSH!\n",
  125. chan->id, chan->dma.cur << 2);
  126. }
  127. if (chan->dma.cur == chan->dma.put)
  128. return;
  129. chan->accel_done = true;
  130. WRITE_PUT(chan->dma.cur);
  131. chan->dma.put = chan->dma.cur;
  132. }
  133. static inline void
  134. WIND_RING(struct nouveau_channel *chan)
  135. {
  136. chan->dma.cur = chan->dma.put;
  137. }
  138. #endif