intel_overlay.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_reg.h"
  33. #include "intel_drv.h"
  34. /* Limits for overlay size. According to intel doc, the real limits are:
  35. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  36. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  37. * the mininum of both. */
  38. #define IMAGE_MAX_WIDTH 2048
  39. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  40. /* on 830 and 845 these large limits result in the card hanging */
  41. #define IMAGE_MAX_WIDTH_LEGACY 1024
  42. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  43. /* overlay register definitions */
  44. /* OCMD register */
  45. #define OCMD_TILED_SURFACE (0x1<<19)
  46. #define OCMD_MIRROR_MASK (0x3<<17)
  47. #define OCMD_MIRROR_MODE (0x3<<17)
  48. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  49. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  50. #define OCMD_MIRROR_BOTH (0x3<<17)
  51. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  52. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  53. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  54. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  55. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  56. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  59. #define OCMD_YUV_422_PACKED (0x8<<10)
  60. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  61. #define OCMD_YUV_420_PLANAR (0xc<<10)
  62. #define OCMD_YUV_422_PLANAR (0xd<<10)
  63. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  64. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  65. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  66. #define OCMD_BUF_TYPE_MASK (Ox1<<5)
  67. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  68. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  69. #define OCMD_TEST_MODE (0x1<<4)
  70. #define OCMD_BUFFER_SELECT (0x3<<2)
  71. #define OCMD_BUFFER0 (0x0<<2)
  72. #define OCMD_BUFFER1 (0x1<<2)
  73. #define OCMD_FIELD_SELECT (0x1<<2)
  74. #define OCMD_FIELD0 (0x0<<1)
  75. #define OCMD_FIELD1 (0x1<<1)
  76. #define OCMD_ENABLE (0x1<<0)
  77. /* OCONFIG register */
  78. #define OCONF_PIPE_MASK (0x1<<18)
  79. #define OCONF_PIPE_A (0x0<<18)
  80. #define OCONF_PIPE_B (0x1<<18)
  81. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  82. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  83. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  84. #define OCONF_CSC_BYPASS (0x1<<4)
  85. #define OCONF_CC_OUT_8BIT (0x1<<3)
  86. #define OCONF_TEST_MODE (0x1<<2)
  87. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  88. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  89. /* DCLRKM (dst-key) register */
  90. #define DST_KEY_ENABLE (0x1<<31)
  91. #define CLK_RGB24_MASK 0x0
  92. #define CLK_RGB16_MASK 0x070307
  93. #define CLK_RGB15_MASK 0x070707
  94. #define CLK_RGB8I_MASK 0xffffff
  95. #define RGB16_TO_COLORKEY(c) \
  96. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  97. #define RGB15_TO_COLORKEY(c) \
  98. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  99. /* overlay flip addr flag */
  100. #define OFC_UPDATE 0x1
  101. /* polyphase filter coefficients */
  102. #define N_HORIZ_Y_TAPS 5
  103. #define N_VERT_Y_TAPS 3
  104. #define N_HORIZ_UV_TAPS 3
  105. #define N_VERT_UV_TAPS 3
  106. #define N_PHASES 17
  107. #define MAX_TAPS 5
  108. /* memory bufferd overlay registers */
  109. struct overlay_registers {
  110. u32 OBUF_0Y;
  111. u32 OBUF_1Y;
  112. u32 OBUF_0U;
  113. u32 OBUF_0V;
  114. u32 OBUF_1U;
  115. u32 OBUF_1V;
  116. u32 OSTRIDE;
  117. u32 YRGB_VPH;
  118. u32 UV_VPH;
  119. u32 HORZ_PH;
  120. u32 INIT_PHS;
  121. u32 DWINPOS;
  122. u32 DWINSZ;
  123. u32 SWIDTH;
  124. u32 SWIDTHSW;
  125. u32 SHEIGHT;
  126. u32 YRGBSCALE;
  127. u32 UVSCALE;
  128. u32 OCLRC0;
  129. u32 OCLRC1;
  130. u32 DCLRKV;
  131. u32 DCLRKM;
  132. u32 SCLRKVH;
  133. u32 SCLRKVL;
  134. u32 SCLRKEN;
  135. u32 OCONFIG;
  136. u32 OCMD;
  137. u32 RESERVED1; /* 0x6C */
  138. u32 OSTART_0Y;
  139. u32 OSTART_1Y;
  140. u32 OSTART_0U;
  141. u32 OSTART_0V;
  142. u32 OSTART_1U;
  143. u32 OSTART_1V;
  144. u32 OTILEOFF_0Y;
  145. u32 OTILEOFF_1Y;
  146. u32 OTILEOFF_0U;
  147. u32 OTILEOFF_0V;
  148. u32 OTILEOFF_1U;
  149. u32 OTILEOFF_1V;
  150. u32 FASTHSCALE; /* 0xA0 */
  151. u32 UVSCALEV; /* 0xA4 */
  152. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  153. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  154. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  155. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  156. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  157. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  158. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  159. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  160. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  161. };
  162. /* overlay flip addr flag */
  163. #define OFC_UPDATE 0x1
  164. #define OVERLAY_NONPHYSICAL(dev) (IS_G33(dev) || IS_I965G(dev))
  165. #define OVERLAY_EXISTS(dev) (!IS_G4X(dev) && !IS_IRONLAKE(dev))
  166. static struct overlay_registers *intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  167. {
  168. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  169. struct overlay_registers *regs;
  170. /* no recursive mappings */
  171. BUG_ON(overlay->virt_addr);
  172. if (OVERLAY_NONPHYSICAL(overlay->dev)) {
  173. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  174. overlay->reg_bo->gtt_offset);
  175. if (!regs) {
  176. DRM_ERROR("failed to map overlay regs in GTT\n");
  177. return NULL;
  178. }
  179. } else
  180. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  181. return overlay->virt_addr = regs;
  182. }
  183. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay)
  184. {
  185. struct drm_device *dev = overlay->dev;
  186. drm_i915_private_t *dev_priv = dev->dev_private;
  187. if (OVERLAY_NONPHYSICAL(overlay->dev))
  188. io_mapping_unmap_atomic(overlay->virt_addr);
  189. overlay->virt_addr = NULL;
  190. I915_READ(OVADD); /* flush wc cashes */
  191. return;
  192. }
  193. /* overlay needs to be disable in OCMD reg */
  194. static int intel_overlay_on(struct intel_overlay *overlay)
  195. {
  196. struct drm_device *dev = overlay->dev;
  197. drm_i915_private_t *dev_priv = dev->dev_private;
  198. int ret;
  199. RING_LOCALS;
  200. BUG_ON(overlay->active);
  201. overlay->active = 1;
  202. overlay->hw_wedged = NEEDS_WAIT_FOR_FLIP;
  203. BEGIN_LP_RING(6);
  204. OUT_RING(MI_FLUSH);
  205. OUT_RING(MI_NOOP);
  206. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  207. OUT_RING(overlay->flip_addr | OFC_UPDATE);
  208. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  209. OUT_RING(MI_NOOP);
  210. ADVANCE_LP_RING();
  211. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  212. if (overlay->last_flip_req == 0)
  213. return -ENOMEM;
  214. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  215. if (ret != 0)
  216. return ret;
  217. overlay->hw_wedged = 0;
  218. overlay->last_flip_req = 0;
  219. return 0;
  220. }
  221. /* overlay needs to be enabled in OCMD reg */
  222. static void intel_overlay_continue(struct intel_overlay *overlay,
  223. bool load_polyphase_filter)
  224. {
  225. struct drm_device *dev = overlay->dev;
  226. drm_i915_private_t *dev_priv = dev->dev_private;
  227. u32 flip_addr = overlay->flip_addr;
  228. u32 tmp;
  229. RING_LOCALS;
  230. BUG_ON(!overlay->active);
  231. if (load_polyphase_filter)
  232. flip_addr |= OFC_UPDATE;
  233. /* check for underruns */
  234. tmp = I915_READ(DOVSTA);
  235. if (tmp & (1 << 17))
  236. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  237. BEGIN_LP_RING(4);
  238. OUT_RING(MI_FLUSH);
  239. OUT_RING(MI_NOOP);
  240. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  241. OUT_RING(flip_addr);
  242. ADVANCE_LP_RING();
  243. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  244. }
  245. static int intel_overlay_wait_flip(struct intel_overlay *overlay)
  246. {
  247. struct drm_device *dev = overlay->dev;
  248. drm_i915_private_t *dev_priv = dev->dev_private;
  249. int ret;
  250. u32 tmp;
  251. RING_LOCALS;
  252. if (overlay->last_flip_req != 0) {
  253. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  254. if (ret == 0) {
  255. overlay->last_flip_req = 0;
  256. tmp = I915_READ(ISR);
  257. if (!(tmp & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT))
  258. return 0;
  259. }
  260. }
  261. /* synchronous slowpath */
  262. overlay->hw_wedged = RELEASE_OLD_VID;
  263. BEGIN_LP_RING(2);
  264. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  265. OUT_RING(MI_NOOP);
  266. ADVANCE_LP_RING();
  267. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  268. if (overlay->last_flip_req == 0)
  269. return -ENOMEM;
  270. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  271. if (ret != 0)
  272. return ret;
  273. overlay->hw_wedged = 0;
  274. overlay->last_flip_req = 0;
  275. return 0;
  276. }
  277. /* overlay needs to be disabled in OCMD reg */
  278. static int intel_overlay_off(struct intel_overlay *overlay)
  279. {
  280. u32 flip_addr = overlay->flip_addr;
  281. struct drm_device *dev = overlay->dev;
  282. drm_i915_private_t *dev_priv = dev->dev_private;
  283. int ret;
  284. RING_LOCALS;
  285. BUG_ON(!overlay->active);
  286. /* According to intel docs the overlay hw may hang (when switching
  287. * off) without loading the filter coeffs. It is however unclear whether
  288. * this applies to the disabling of the overlay or to the switching off
  289. * of the hw. Do it in both cases */
  290. flip_addr |= OFC_UPDATE;
  291. /* wait for overlay to go idle */
  292. overlay->hw_wedged = SWITCH_OFF_STAGE_1;
  293. BEGIN_LP_RING(6);
  294. OUT_RING(MI_FLUSH);
  295. OUT_RING(MI_NOOP);
  296. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  297. OUT_RING(flip_addr);
  298. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  299. OUT_RING(MI_NOOP);
  300. ADVANCE_LP_RING();
  301. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  302. if (overlay->last_flip_req == 0)
  303. return -ENOMEM;
  304. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  305. if (ret != 0)
  306. return ret;
  307. /* turn overlay off */
  308. overlay->hw_wedged = SWITCH_OFF_STAGE_2;
  309. BEGIN_LP_RING(6);
  310. OUT_RING(MI_FLUSH);
  311. OUT_RING(MI_NOOP);
  312. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  313. OUT_RING(flip_addr);
  314. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  315. OUT_RING(MI_NOOP);
  316. ADVANCE_LP_RING();
  317. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  318. if (overlay->last_flip_req == 0)
  319. return -ENOMEM;
  320. ret = i915_do_wait_request(dev, overlay->last_flip_req, 1);
  321. if (ret != 0)
  322. return ret;
  323. overlay->hw_wedged = 0;
  324. overlay->last_flip_req = 0;
  325. return ret;
  326. }
  327. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  328. {
  329. struct drm_gem_object *obj;
  330. /* never have the overlay hw on without showing a frame */
  331. BUG_ON(!overlay->vid_bo);
  332. obj = overlay->vid_bo->obj;
  333. i915_gem_object_unpin(obj);
  334. drm_gem_object_unreference(obj);
  335. overlay->vid_bo = NULL;
  336. overlay->crtc->overlay = NULL;
  337. overlay->crtc = NULL;
  338. overlay->active = 0;
  339. }
  340. /* recover from an interruption due to a signal
  341. * We have to be careful not to repeat work forever an make forward progess. */
  342. int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay,
  343. int interruptible)
  344. {
  345. struct drm_device *dev = overlay->dev;
  346. drm_i915_private_t *dev_priv = dev->dev_private;
  347. struct drm_gem_object *obj;
  348. u32 flip_addr;
  349. int ret;
  350. RING_LOCALS;
  351. if (overlay->hw_wedged == HW_WEDGED)
  352. return -EIO;
  353. if (overlay->last_flip_req == 0) {
  354. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  355. if (overlay->last_flip_req == 0)
  356. return -ENOMEM;
  357. }
  358. ret = i915_do_wait_request(dev, overlay->last_flip_req, interruptible);
  359. if (ret != 0)
  360. return ret;
  361. switch (overlay->hw_wedged) {
  362. case RELEASE_OLD_VID:
  363. obj = overlay->old_vid_bo->obj;
  364. i915_gem_object_unpin(obj);
  365. drm_gem_object_unreference(obj);
  366. overlay->old_vid_bo = NULL;
  367. break;
  368. case SWITCH_OFF_STAGE_1:
  369. flip_addr = overlay->flip_addr;
  370. flip_addr |= OFC_UPDATE;
  371. overlay->hw_wedged = SWITCH_OFF_STAGE_2;
  372. BEGIN_LP_RING(6);
  373. OUT_RING(MI_FLUSH);
  374. OUT_RING(MI_NOOP);
  375. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  376. OUT_RING(flip_addr);
  377. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  378. OUT_RING(MI_NOOP);
  379. ADVANCE_LP_RING();
  380. overlay->last_flip_req = i915_add_request(dev, NULL, 0);
  381. if (overlay->last_flip_req == 0)
  382. return -ENOMEM;
  383. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  384. interruptible);
  385. if (ret != 0)
  386. return ret;
  387. case SWITCH_OFF_STAGE_2:
  388. intel_overlay_off_tail(overlay);
  389. break;
  390. default:
  391. BUG_ON(overlay->hw_wedged != NEEDS_WAIT_FOR_FLIP);
  392. }
  393. overlay->hw_wedged = 0;
  394. overlay->last_flip_req = 0;
  395. return 0;
  396. }
  397. /* Wait for pending overlay flip and release old frame.
  398. * Needs to be called before the overlay register are changed
  399. * via intel_overlay_(un)map_regs_atomic */
  400. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  401. {
  402. int ret;
  403. struct drm_gem_object *obj;
  404. /* only wait if there is actually an old frame to release to
  405. * guarantee forward progress */
  406. if (!overlay->old_vid_bo)
  407. return 0;
  408. ret = intel_overlay_wait_flip(overlay);
  409. if (ret != 0)
  410. return ret;
  411. obj = overlay->old_vid_bo->obj;
  412. i915_gem_object_unpin(obj);
  413. drm_gem_object_unreference(obj);
  414. overlay->old_vid_bo = NULL;
  415. return 0;
  416. }
  417. struct put_image_params {
  418. int format;
  419. short dst_x;
  420. short dst_y;
  421. short dst_w;
  422. short dst_h;
  423. short src_w;
  424. short src_scan_h;
  425. short src_scan_w;
  426. short src_h;
  427. short stride_Y;
  428. short stride_UV;
  429. int offset_Y;
  430. int offset_U;
  431. int offset_V;
  432. };
  433. static int packed_depth_bytes(u32 format)
  434. {
  435. switch (format & I915_OVERLAY_DEPTH_MASK) {
  436. case I915_OVERLAY_YUV422:
  437. return 4;
  438. case I915_OVERLAY_YUV411:
  439. /* return 6; not implemented */
  440. default:
  441. return -EINVAL;
  442. }
  443. }
  444. static int packed_width_bytes(u32 format, short width)
  445. {
  446. switch (format & I915_OVERLAY_DEPTH_MASK) {
  447. case I915_OVERLAY_YUV422:
  448. return width << 1;
  449. default:
  450. return -EINVAL;
  451. }
  452. }
  453. static int uv_hsubsampling(u32 format)
  454. {
  455. switch (format & I915_OVERLAY_DEPTH_MASK) {
  456. case I915_OVERLAY_YUV422:
  457. case I915_OVERLAY_YUV420:
  458. return 2;
  459. case I915_OVERLAY_YUV411:
  460. case I915_OVERLAY_YUV410:
  461. return 4;
  462. default:
  463. return -EINVAL;
  464. }
  465. }
  466. static int uv_vsubsampling(u32 format)
  467. {
  468. switch (format & I915_OVERLAY_DEPTH_MASK) {
  469. case I915_OVERLAY_YUV420:
  470. case I915_OVERLAY_YUV410:
  471. return 2;
  472. case I915_OVERLAY_YUV422:
  473. case I915_OVERLAY_YUV411:
  474. return 1;
  475. default:
  476. return -EINVAL;
  477. }
  478. }
  479. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  480. {
  481. u32 mask, shift, ret;
  482. if (IS_I9XX(dev)) {
  483. mask = 0x3f;
  484. shift = 6;
  485. } else {
  486. mask = 0x1f;
  487. shift = 5;
  488. }
  489. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  490. if (IS_I9XX(dev))
  491. ret <<= 1;
  492. ret -=1;
  493. return ret << 2;
  494. }
  495. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  496. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  497. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  498. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  499. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  500. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  501. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  502. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  503. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  504. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  505. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  506. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  507. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  508. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  509. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  510. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  511. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  512. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000};
  513. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  514. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  515. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  516. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  517. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  518. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  519. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  520. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  521. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  522. 0x3000, 0x0800, 0x3000};
  523. static void update_polyphase_filter(struct overlay_registers *regs)
  524. {
  525. memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  526. memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
  527. }
  528. static bool update_scaling_factors(struct intel_overlay *overlay,
  529. struct overlay_registers *regs,
  530. struct put_image_params *params)
  531. {
  532. /* fixed point with a 12 bit shift */
  533. u32 xscale, yscale, xscale_UV, yscale_UV;
  534. #define FP_SHIFT 12
  535. #define FRACT_MASK 0xfff
  536. bool scale_changed = false;
  537. int uv_hscale = uv_hsubsampling(params->format);
  538. int uv_vscale = uv_vsubsampling(params->format);
  539. if (params->dst_w > 1)
  540. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  541. /(params->dst_w);
  542. else
  543. xscale = 1 << FP_SHIFT;
  544. if (params->dst_h > 1)
  545. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  546. /(params->dst_h);
  547. else
  548. yscale = 1 << FP_SHIFT;
  549. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  550. xscale_UV = xscale/uv_hscale;
  551. yscale_UV = yscale/uv_vscale;
  552. /* make the Y scale to UV scale ratio an exact multiply */
  553. xscale = xscale_UV * uv_hscale;
  554. yscale = yscale_UV * uv_vscale;
  555. /*} else {
  556. xscale_UV = 0;
  557. yscale_UV = 0;
  558. }*/
  559. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  560. scale_changed = true;
  561. overlay->old_xscale = xscale;
  562. overlay->old_yscale = yscale;
  563. regs->YRGBSCALE = ((yscale & FRACT_MASK) << 20)
  564. | ((xscale >> FP_SHIFT) << 16)
  565. | ((xscale & FRACT_MASK) << 3);
  566. regs->UVSCALE = ((yscale_UV & FRACT_MASK) << 20)
  567. | ((xscale_UV >> FP_SHIFT) << 16)
  568. | ((xscale_UV & FRACT_MASK) << 3);
  569. regs->UVSCALEV = ((yscale >> FP_SHIFT) << 16)
  570. | ((yscale_UV >> FP_SHIFT) << 0);
  571. if (scale_changed)
  572. update_polyphase_filter(regs);
  573. return scale_changed;
  574. }
  575. static void update_colorkey(struct intel_overlay *overlay,
  576. struct overlay_registers *regs)
  577. {
  578. u32 key = overlay->color_key;
  579. switch (overlay->crtc->base.fb->bits_per_pixel) {
  580. case 8:
  581. regs->DCLRKV = 0;
  582. regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
  583. case 16:
  584. if (overlay->crtc->base.fb->depth == 15) {
  585. regs->DCLRKV = RGB15_TO_COLORKEY(key);
  586. regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
  587. } else {
  588. regs->DCLRKV = RGB16_TO_COLORKEY(key);
  589. regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
  590. }
  591. case 24:
  592. case 32:
  593. regs->DCLRKV = key;
  594. regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
  595. }
  596. }
  597. static u32 overlay_cmd_reg(struct put_image_params *params)
  598. {
  599. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  600. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  601. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  602. case I915_OVERLAY_YUV422:
  603. cmd |= OCMD_YUV_422_PLANAR;
  604. break;
  605. case I915_OVERLAY_YUV420:
  606. cmd |= OCMD_YUV_420_PLANAR;
  607. break;
  608. case I915_OVERLAY_YUV411:
  609. case I915_OVERLAY_YUV410:
  610. cmd |= OCMD_YUV_410_PLANAR;
  611. break;
  612. }
  613. } else { /* YUV packed */
  614. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  615. case I915_OVERLAY_YUV422:
  616. cmd |= OCMD_YUV_422_PACKED;
  617. break;
  618. case I915_OVERLAY_YUV411:
  619. cmd |= OCMD_YUV_411_PACKED;
  620. break;
  621. }
  622. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  623. case I915_OVERLAY_NO_SWAP:
  624. break;
  625. case I915_OVERLAY_UV_SWAP:
  626. cmd |= OCMD_UV_SWAP;
  627. break;
  628. case I915_OVERLAY_Y_SWAP:
  629. cmd |= OCMD_Y_SWAP;
  630. break;
  631. case I915_OVERLAY_Y_AND_UV_SWAP:
  632. cmd |= OCMD_Y_AND_UV_SWAP;
  633. break;
  634. }
  635. }
  636. return cmd;
  637. }
  638. int intel_overlay_do_put_image(struct intel_overlay *overlay,
  639. struct drm_gem_object *new_bo,
  640. struct put_image_params *params)
  641. {
  642. int ret, tmp_width;
  643. struct overlay_registers *regs;
  644. bool scale_changed = false;
  645. struct drm_i915_gem_object *bo_priv = new_bo->driver_private;
  646. struct drm_device *dev = overlay->dev;
  647. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  648. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  649. BUG_ON(!overlay);
  650. ret = intel_overlay_release_old_vid(overlay);
  651. if (ret != 0)
  652. return ret;
  653. ret = i915_gem_object_pin(new_bo, PAGE_SIZE);
  654. if (ret != 0)
  655. return ret;
  656. ret = i915_gem_object_set_to_gtt_domain(new_bo, 0);
  657. if (ret != 0)
  658. goto out_unpin;
  659. if (!overlay->active) {
  660. regs = intel_overlay_map_regs_atomic(overlay);
  661. if (!regs) {
  662. ret = -ENOMEM;
  663. goto out_unpin;
  664. }
  665. regs->OCONFIG = OCONF_CC_OUT_8BIT;
  666. if (IS_I965GM(overlay->dev))
  667. regs->OCONFIG |= OCONF_CSC_MODE_BT709;
  668. regs->OCONFIG |= overlay->crtc->pipe == 0 ?
  669. OCONF_PIPE_A : OCONF_PIPE_B;
  670. intel_overlay_unmap_regs_atomic(overlay);
  671. ret = intel_overlay_on(overlay);
  672. if (ret != 0)
  673. goto out_unpin;
  674. }
  675. regs = intel_overlay_map_regs_atomic(overlay);
  676. if (!regs) {
  677. ret = -ENOMEM;
  678. goto out_unpin;
  679. }
  680. regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
  681. regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
  682. if (params->format & I915_OVERLAY_YUV_PACKED)
  683. tmp_width = packed_width_bytes(params->format, params->src_w);
  684. else
  685. tmp_width = params->src_w;
  686. regs->SWIDTH = params->src_w;
  687. regs->SWIDTHSW = calc_swidthsw(overlay->dev,
  688. params->offset_Y, tmp_width);
  689. regs->SHEIGHT = params->src_h;
  690. regs->OBUF_0Y = bo_priv->gtt_offset + params-> offset_Y;
  691. regs->OSTRIDE = params->stride_Y;
  692. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  693. int uv_hscale = uv_hsubsampling(params->format);
  694. int uv_vscale = uv_vsubsampling(params->format);
  695. u32 tmp_U, tmp_V;
  696. regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
  697. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  698. params->src_w/uv_hscale);
  699. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  700. params->src_w/uv_hscale);
  701. regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
  702. regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
  703. regs->OBUF_0U = bo_priv->gtt_offset + params->offset_U;
  704. regs->OBUF_0V = bo_priv->gtt_offset + params->offset_V;
  705. regs->OSTRIDE |= params->stride_UV << 16;
  706. }
  707. scale_changed = update_scaling_factors(overlay, regs, params);
  708. update_colorkey(overlay, regs);
  709. regs->OCMD = overlay_cmd_reg(params);
  710. intel_overlay_unmap_regs_atomic(overlay);
  711. intel_overlay_continue(overlay, scale_changed);
  712. overlay->old_vid_bo = overlay->vid_bo;
  713. overlay->vid_bo = new_bo->driver_private;
  714. return 0;
  715. out_unpin:
  716. i915_gem_object_unpin(new_bo);
  717. return ret;
  718. }
  719. int intel_overlay_switch_off(struct intel_overlay *overlay)
  720. {
  721. int ret;
  722. struct overlay_registers *regs;
  723. struct drm_device *dev = overlay->dev;
  724. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  725. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  726. if (overlay->hw_wedged) {
  727. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  728. if (ret != 0)
  729. return ret;
  730. }
  731. if (!overlay->active)
  732. return 0;
  733. ret = intel_overlay_release_old_vid(overlay);
  734. if (ret != 0)
  735. return ret;
  736. regs = intel_overlay_map_regs_atomic(overlay);
  737. regs->OCMD = 0;
  738. intel_overlay_unmap_regs_atomic(overlay);
  739. ret = intel_overlay_off(overlay);
  740. if (ret != 0)
  741. return ret;
  742. intel_overlay_off_tail(overlay);
  743. return 0;
  744. }
  745. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  746. struct intel_crtc *crtc)
  747. {
  748. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  749. u32 pipeconf;
  750. int pipeconf_reg = (crtc->pipe == 0) ? PIPEACONF : PIPEBCONF;
  751. if (!crtc->base.enabled || crtc->dpms_mode != DRM_MODE_DPMS_ON)
  752. return -EINVAL;
  753. pipeconf = I915_READ(pipeconf_reg);
  754. /* can't use the overlay with double wide pipe */
  755. if (!IS_I965G(overlay->dev) && pipeconf & PIPEACONF_DOUBLE_WIDE)
  756. return -EINVAL;
  757. return 0;
  758. }
  759. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  760. {
  761. struct drm_device *dev = overlay->dev;
  762. drm_i915_private_t *dev_priv = dev->dev_private;
  763. u32 ratio;
  764. u32 pfit_control = I915_READ(PFIT_CONTROL);
  765. /* XXX: This is not the same logic as in the xorg driver, but more in
  766. * line with the intel documentation for the i965 */
  767. if (!IS_I965G(dev) && (pfit_control & VERT_AUTO_SCALE)) {
  768. ratio = I915_READ(PFIT_AUTO_RATIOS) >> PFIT_VERT_SCALE_SHIFT;
  769. } else { /* on i965 use the PGM reg to read out the autoscaler values */
  770. ratio = I915_READ(PFIT_PGM_RATIOS);
  771. if (IS_I965G(dev))
  772. ratio >>= PFIT_VERT_SCALE_SHIFT_965;
  773. else
  774. ratio >>= PFIT_VERT_SCALE_SHIFT;
  775. }
  776. overlay->pfit_vscale_ratio = ratio;
  777. }
  778. static int check_overlay_dst(struct intel_overlay *overlay,
  779. struct drm_intel_overlay_put_image *rec)
  780. {
  781. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  782. if ((rec->dst_x < mode->crtc_hdisplay)
  783. && (rec->dst_x + rec->dst_width
  784. <= mode->crtc_hdisplay)
  785. && (rec->dst_y < mode->crtc_vdisplay)
  786. && (rec->dst_y + rec->dst_height
  787. <= mode->crtc_vdisplay))
  788. return 0;
  789. else
  790. return -EINVAL;
  791. }
  792. static int check_overlay_scaling(struct put_image_params *rec)
  793. {
  794. u32 tmp;
  795. /* downscaling limit is 8.0 */
  796. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  797. if (tmp > 7)
  798. return -EINVAL;
  799. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  800. if (tmp > 7)
  801. return -EINVAL;
  802. return 0;
  803. }
  804. static int check_overlay_src(struct drm_device *dev,
  805. struct drm_intel_overlay_put_image *rec,
  806. struct drm_gem_object *new_bo)
  807. {
  808. u32 stride_mask;
  809. int depth;
  810. int uv_hscale = uv_hsubsampling(rec->flags);
  811. int uv_vscale = uv_vsubsampling(rec->flags);
  812. size_t tmp;
  813. /* check src dimensions */
  814. if (IS_845G(dev) || IS_I830(dev)) {
  815. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY
  816. || rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  817. return -EINVAL;
  818. } else {
  819. if (rec->src_height > IMAGE_MAX_HEIGHT
  820. || rec->src_width > IMAGE_MAX_WIDTH)
  821. return -EINVAL;
  822. }
  823. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  824. if (rec->src_height < N_VERT_Y_TAPS*4
  825. || rec->src_width < N_HORIZ_Y_TAPS*4)
  826. return -EINVAL;
  827. /* check alingment constrains */
  828. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  829. case I915_OVERLAY_RGB:
  830. /* not implemented */
  831. return -EINVAL;
  832. case I915_OVERLAY_YUV_PACKED:
  833. depth = packed_depth_bytes(rec->flags);
  834. if (uv_vscale != 1)
  835. return -EINVAL;
  836. if (depth < 0)
  837. return depth;
  838. /* ignore UV planes */
  839. rec->stride_UV = 0;
  840. rec->offset_U = 0;
  841. rec->offset_V = 0;
  842. /* check pixel alignment */
  843. if (rec->offset_Y % depth)
  844. return -EINVAL;
  845. break;
  846. case I915_OVERLAY_YUV_PLANAR:
  847. if (uv_vscale < 0 || uv_hscale < 0)
  848. return -EINVAL;
  849. /* no offset restrictions for planar formats */
  850. break;
  851. default:
  852. return -EINVAL;
  853. }
  854. if (rec->src_width % uv_hscale)
  855. return -EINVAL;
  856. /* stride checking */
  857. stride_mask = 63;
  858. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  859. return -EINVAL;
  860. if (IS_I965G(dev) && rec->stride_Y < 512)
  861. return -EINVAL;
  862. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  863. 4 : 8;
  864. if (rec->stride_Y > tmp*1024 || rec->stride_UV > 2*1024)
  865. return -EINVAL;
  866. /* check buffer dimensions */
  867. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  868. case I915_OVERLAY_RGB:
  869. case I915_OVERLAY_YUV_PACKED:
  870. /* always 4 Y values per depth pixels */
  871. if (packed_width_bytes(rec->flags, rec->src_width)
  872. > rec->stride_Y)
  873. return -EINVAL;
  874. tmp = rec->stride_Y*rec->src_height;
  875. if (rec->offset_Y + tmp > new_bo->size)
  876. return -EINVAL;
  877. break;
  878. case I915_OVERLAY_YUV_PLANAR:
  879. if (rec->src_width > rec->stride_Y)
  880. return -EINVAL;
  881. if (rec->src_width/uv_hscale > rec->stride_UV)
  882. return -EINVAL;
  883. tmp = rec->stride_Y*rec->src_height;
  884. if (rec->offset_Y + tmp > new_bo->size)
  885. return -EINVAL;
  886. tmp = rec->stride_UV*rec->src_height;
  887. tmp /= uv_vscale;
  888. if (rec->offset_U + tmp > new_bo->size
  889. || rec->offset_V + tmp > new_bo->size)
  890. return -EINVAL;
  891. break;
  892. }
  893. return 0;
  894. }
  895. int intel_overlay_put_image(struct drm_device *dev, void *data,
  896. struct drm_file *file_priv)
  897. {
  898. struct drm_intel_overlay_put_image *put_image_rec = data;
  899. drm_i915_private_t *dev_priv = dev->dev_private;
  900. struct intel_overlay *overlay;
  901. struct drm_mode_object *drmmode_obj;
  902. struct intel_crtc *crtc;
  903. struct drm_gem_object *new_bo;
  904. struct put_image_params *params;
  905. int ret;
  906. if (!dev_priv) {
  907. DRM_ERROR("called with no initialization\n");
  908. return -EINVAL;
  909. }
  910. overlay = dev_priv->overlay;
  911. if (!overlay) {
  912. DRM_DEBUG("userspace bug: no overlay\n");
  913. return -ENODEV;
  914. }
  915. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  916. mutex_lock(&dev->mode_config.mutex);
  917. mutex_lock(&dev->struct_mutex);
  918. ret = intel_overlay_switch_off(overlay);
  919. mutex_unlock(&dev->struct_mutex);
  920. mutex_unlock(&dev->mode_config.mutex);
  921. return ret;
  922. }
  923. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  924. if (!params)
  925. return -ENOMEM;
  926. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  927. DRM_MODE_OBJECT_CRTC);
  928. if (!drmmode_obj)
  929. return -ENOENT;
  930. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  931. new_bo = drm_gem_object_lookup(dev, file_priv,
  932. put_image_rec->bo_handle);
  933. if (!new_bo)
  934. return -ENOENT;
  935. mutex_lock(&dev->mode_config.mutex);
  936. mutex_lock(&dev->struct_mutex);
  937. if (overlay->hw_wedged) {
  938. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  939. if (ret != 0)
  940. goto out_unlock;
  941. }
  942. if (overlay->crtc != crtc) {
  943. struct drm_display_mode *mode = &crtc->base.mode;
  944. ret = intel_overlay_switch_off(overlay);
  945. if (ret != 0)
  946. goto out_unlock;
  947. ret = check_overlay_possible_on_crtc(overlay, crtc);
  948. if (ret != 0)
  949. goto out_unlock;
  950. overlay->crtc = crtc;
  951. crtc->overlay = overlay;
  952. if (intel_panel_fitter_pipe(dev) == crtc->pipe
  953. /* and line to wide, i.e. one-line-mode */
  954. && mode->hdisplay > 1024) {
  955. overlay->pfit_active = 1;
  956. update_pfit_vscale_ratio(overlay);
  957. } else
  958. overlay->pfit_active = 0;
  959. }
  960. ret = check_overlay_dst(overlay, put_image_rec);
  961. if (ret != 0)
  962. goto out_unlock;
  963. if (overlay->pfit_active) {
  964. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  965. overlay->pfit_vscale_ratio);
  966. /* shifting right rounds downwards, so add 1 */
  967. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  968. overlay->pfit_vscale_ratio) + 1;
  969. } else {
  970. params->dst_y = put_image_rec->dst_y;
  971. params->dst_h = put_image_rec->dst_height;
  972. }
  973. params->dst_x = put_image_rec->dst_x;
  974. params->dst_w = put_image_rec->dst_width;
  975. params->src_w = put_image_rec->src_width;
  976. params->src_h = put_image_rec->src_height;
  977. params->src_scan_w = put_image_rec->src_scan_width;
  978. params->src_scan_h = put_image_rec->src_scan_height;
  979. if (params->src_scan_h > params->src_h
  980. || params->src_scan_w > params->src_w) {
  981. ret = -EINVAL;
  982. goto out_unlock;
  983. }
  984. ret = check_overlay_src(dev, put_image_rec, new_bo);
  985. if (ret != 0)
  986. goto out_unlock;
  987. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  988. params->stride_Y = put_image_rec->stride_Y;
  989. params->stride_UV = put_image_rec->stride_UV;
  990. params->offset_Y = put_image_rec->offset_Y;
  991. params->offset_U = put_image_rec->offset_U;
  992. params->offset_V = put_image_rec->offset_V;
  993. /* Check scaling after src size to prevent a divide-by-zero. */
  994. ret = check_overlay_scaling(params);
  995. if (ret != 0)
  996. goto out_unlock;
  997. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  998. if (ret != 0)
  999. goto out_unlock;
  1000. mutex_unlock(&dev->struct_mutex);
  1001. mutex_unlock(&dev->mode_config.mutex);
  1002. kfree(params);
  1003. return 0;
  1004. out_unlock:
  1005. mutex_unlock(&dev->struct_mutex);
  1006. mutex_unlock(&dev->mode_config.mutex);
  1007. drm_gem_object_unreference(new_bo);
  1008. kfree(params);
  1009. return ret;
  1010. }
  1011. static void update_reg_attrs(struct intel_overlay *overlay,
  1012. struct overlay_registers *regs)
  1013. {
  1014. regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
  1015. regs->OCLRC1 = overlay->saturation;
  1016. }
  1017. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1018. {
  1019. int i;
  1020. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1021. return false;
  1022. for (i = 0; i < 3; i++) {
  1023. if (((gamma1 >> i * 8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1024. return false;
  1025. }
  1026. return true;
  1027. }
  1028. static bool check_gamma5_errata(u32 gamma5)
  1029. {
  1030. int i;
  1031. for (i = 0; i < 3; i++) {
  1032. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1033. return false;
  1034. }
  1035. return true;
  1036. }
  1037. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1038. {
  1039. if (!check_gamma_bounds(0, attrs->gamma0)
  1040. || !check_gamma_bounds(attrs->gamma0, attrs->gamma1)
  1041. || !check_gamma_bounds(attrs->gamma1, attrs->gamma2)
  1042. || !check_gamma_bounds(attrs->gamma2, attrs->gamma3)
  1043. || !check_gamma_bounds(attrs->gamma3, attrs->gamma4)
  1044. || !check_gamma_bounds(attrs->gamma4, attrs->gamma5)
  1045. || !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1046. return -EINVAL;
  1047. if (!check_gamma5_errata(attrs->gamma5))
  1048. return -EINVAL;
  1049. return 0;
  1050. }
  1051. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1052. struct drm_file *file_priv)
  1053. {
  1054. struct drm_intel_overlay_attrs *attrs = data;
  1055. drm_i915_private_t *dev_priv = dev->dev_private;
  1056. struct intel_overlay *overlay;
  1057. struct overlay_registers *regs;
  1058. int ret;
  1059. if (!dev_priv) {
  1060. DRM_ERROR("called with no initialization\n");
  1061. return -EINVAL;
  1062. }
  1063. overlay = dev_priv->overlay;
  1064. if (!overlay) {
  1065. DRM_DEBUG("userspace bug: no overlay\n");
  1066. return -ENODEV;
  1067. }
  1068. mutex_lock(&dev->mode_config.mutex);
  1069. mutex_lock(&dev->struct_mutex);
  1070. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1071. attrs->color_key = overlay->color_key;
  1072. attrs->brightness = overlay->brightness;
  1073. attrs->contrast = overlay->contrast;
  1074. attrs->saturation = overlay->saturation;
  1075. if (IS_I9XX(dev)) {
  1076. attrs->gamma0 = I915_READ(OGAMC0);
  1077. attrs->gamma1 = I915_READ(OGAMC1);
  1078. attrs->gamma2 = I915_READ(OGAMC2);
  1079. attrs->gamma3 = I915_READ(OGAMC3);
  1080. attrs->gamma4 = I915_READ(OGAMC4);
  1081. attrs->gamma5 = I915_READ(OGAMC5);
  1082. }
  1083. ret = 0;
  1084. } else {
  1085. overlay->color_key = attrs->color_key;
  1086. if (attrs->brightness >= -128 && attrs->brightness <= 127) {
  1087. overlay->brightness = attrs->brightness;
  1088. } else {
  1089. ret = -EINVAL;
  1090. goto out_unlock;
  1091. }
  1092. if (attrs->contrast <= 255) {
  1093. overlay->contrast = attrs->contrast;
  1094. } else {
  1095. ret = -EINVAL;
  1096. goto out_unlock;
  1097. }
  1098. if (attrs->saturation <= 1023) {
  1099. overlay->saturation = attrs->saturation;
  1100. } else {
  1101. ret = -EINVAL;
  1102. goto out_unlock;
  1103. }
  1104. regs = intel_overlay_map_regs_atomic(overlay);
  1105. if (!regs) {
  1106. ret = -ENOMEM;
  1107. goto out_unlock;
  1108. }
  1109. update_reg_attrs(overlay, regs);
  1110. intel_overlay_unmap_regs_atomic(overlay);
  1111. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1112. if (!IS_I9XX(dev)) {
  1113. ret = -EINVAL;
  1114. goto out_unlock;
  1115. }
  1116. if (overlay->active) {
  1117. ret = -EBUSY;
  1118. goto out_unlock;
  1119. }
  1120. ret = check_gamma(attrs);
  1121. if (ret != 0)
  1122. goto out_unlock;
  1123. I915_WRITE(OGAMC0, attrs->gamma0);
  1124. I915_WRITE(OGAMC1, attrs->gamma1);
  1125. I915_WRITE(OGAMC2, attrs->gamma2);
  1126. I915_WRITE(OGAMC3, attrs->gamma3);
  1127. I915_WRITE(OGAMC4, attrs->gamma4);
  1128. I915_WRITE(OGAMC5, attrs->gamma5);
  1129. }
  1130. ret = 0;
  1131. }
  1132. out_unlock:
  1133. mutex_unlock(&dev->struct_mutex);
  1134. mutex_unlock(&dev->mode_config.mutex);
  1135. return ret;
  1136. }
  1137. void intel_setup_overlay(struct drm_device *dev)
  1138. {
  1139. drm_i915_private_t *dev_priv = dev->dev_private;
  1140. struct intel_overlay *overlay;
  1141. struct drm_gem_object *reg_bo;
  1142. struct overlay_registers *regs;
  1143. int ret;
  1144. if (!OVERLAY_EXISTS(dev))
  1145. return;
  1146. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1147. if (!overlay)
  1148. return;
  1149. overlay->dev = dev;
  1150. reg_bo = drm_gem_object_alloc(dev, PAGE_SIZE);
  1151. if (!reg_bo)
  1152. goto out_free;
  1153. overlay->reg_bo = reg_bo->driver_private;
  1154. if (OVERLAY_NONPHYSICAL(dev)) {
  1155. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE);
  1156. if (ret) {
  1157. DRM_ERROR("failed to pin overlay register bo\n");
  1158. goto out_free_bo;
  1159. }
  1160. overlay->flip_addr = overlay->reg_bo->gtt_offset;
  1161. } else {
  1162. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1163. I915_GEM_PHYS_OVERLAY_REGS);
  1164. if (ret) {
  1165. DRM_ERROR("failed to attach phys overlay regs\n");
  1166. goto out_free_bo;
  1167. }
  1168. overlay->flip_addr = overlay->reg_bo->phys_obj->handle->busaddr;
  1169. }
  1170. /* init all values */
  1171. overlay->color_key = 0x0101fe;
  1172. overlay->brightness = -19;
  1173. overlay->contrast = 75;
  1174. overlay->saturation = 146;
  1175. regs = intel_overlay_map_regs_atomic(overlay);
  1176. if (!regs)
  1177. goto out_free_bo;
  1178. memset(regs, 0, sizeof(struct overlay_registers));
  1179. update_polyphase_filter(regs);
  1180. update_reg_attrs(overlay, regs);
  1181. intel_overlay_unmap_regs_atomic(overlay);
  1182. dev_priv->overlay = overlay;
  1183. DRM_INFO("initialized overlay support\n");
  1184. return;
  1185. out_free_bo:
  1186. drm_gem_object_unreference(reg_bo);
  1187. out_free:
  1188. kfree(overlay);
  1189. return;
  1190. }
  1191. void intel_cleanup_overlay(struct drm_device *dev)
  1192. {
  1193. drm_i915_private_t *dev_priv = dev->dev_private;
  1194. if (dev_priv->overlay) {
  1195. /* The bo's should be free'd by the generic code already.
  1196. * Furthermore modesetting teardown happens beforehand so the
  1197. * hardware should be off already */
  1198. BUG_ON(dev_priv->overlay->active);
  1199. kfree(dev_priv->overlay);
  1200. }
  1201. }