dma.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef IOATDMA_H
  22. #define IOATDMA_H
  23. #include <linux/dmaengine.h>
  24. #include "hw.h"
  25. #include "registers.h"
  26. #include <linux/init.h>
  27. #include <linux/dmapool.h>
  28. #include <linux/cache.h>
  29. #include <linux/pci_ids.h>
  30. #include <net/tcp.h>
  31. #define IOAT_DMA_VERSION "4.00"
  32. #define IOAT_LOW_COMPLETION_MASK 0xffffffc0
  33. #define IOAT_DMA_DCA_ANY_CPU ~0
  34. #define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
  35. #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
  36. #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, txd)
  37. #define to_dev(ioat_chan) (&(ioat_chan)->device->pdev->dev)
  38. #define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
  39. /*
  40. * workaround for IOAT ver.3.0 null descriptor issue
  41. * (channel returns error when size is 0)
  42. */
  43. #define NULL_DESC_BUFFER_SIZE 1
  44. /**
  45. * struct ioatdma_device - internal representation of a IOAT device
  46. * @pdev: PCI-Express device
  47. * @reg_base: MMIO register space base address
  48. * @dma_pool: for allocating DMA descriptors
  49. * @common: embedded struct dma_device
  50. * @version: version of ioatdma device
  51. * @msix_entries: irq handlers
  52. * @idx: per channel data
  53. * @dca: direct cache access context
  54. * @intr_quirk: interrupt setup quirk (for ioat_v1 devices)
  55. * @enumerate_channels: hw version specific channel enumeration
  56. * @reset_hw: hw version specific channel (re)initialization
  57. * @cleanup_tasklet: select between the v2 and v3 cleanup routines
  58. * @timer_fn: select between the v2 and v3 timer watchdog routines
  59. * @self_test: hardware version specific self test for each supported op type
  60. *
  61. * Note: the v3 cleanup routine supports raid operations
  62. */
  63. struct ioatdma_device {
  64. struct pci_dev *pdev;
  65. void __iomem *reg_base;
  66. struct pci_pool *dma_pool;
  67. struct pci_pool *completion_pool;
  68. struct dma_device common;
  69. u8 version;
  70. struct msix_entry msix_entries[4];
  71. struct ioat_chan_common *idx[4];
  72. struct dca_provider *dca;
  73. void (*intr_quirk)(struct ioatdma_device *device);
  74. int (*enumerate_channels)(struct ioatdma_device *device);
  75. int (*reset_hw)(struct ioat_chan_common *chan);
  76. void (*cleanup_tasklet)(unsigned long data);
  77. void (*timer_fn)(unsigned long data);
  78. int (*self_test)(struct ioatdma_device *device);
  79. };
  80. struct ioat_chan_common {
  81. struct dma_chan common;
  82. void __iomem *reg_base;
  83. unsigned long last_completion;
  84. spinlock_t cleanup_lock;
  85. dma_cookie_t completed_cookie;
  86. unsigned long state;
  87. #define IOAT_COMPLETION_PENDING 0
  88. #define IOAT_COMPLETION_ACK 1
  89. #define IOAT_RESET_PENDING 2
  90. #define IOAT_KOBJ_INIT_FAIL 3
  91. struct timer_list timer;
  92. #define COMPLETION_TIMEOUT msecs_to_jiffies(100)
  93. #define IDLE_TIMEOUT msecs_to_jiffies(2000)
  94. #define RESET_DELAY msecs_to_jiffies(100)
  95. struct ioatdma_device *device;
  96. dma_addr_t completion_dma;
  97. u64 *completion;
  98. struct tasklet_struct cleanup_task;
  99. struct kobject kobj;
  100. };
  101. struct ioat_sysfs_entry {
  102. struct attribute attr;
  103. ssize_t (*show)(struct dma_chan *, char *);
  104. };
  105. /**
  106. * struct ioat_dma_chan - internal representation of a DMA channel
  107. */
  108. struct ioat_dma_chan {
  109. struct ioat_chan_common base;
  110. size_t xfercap; /* XFERCAP register value expanded out */
  111. spinlock_t desc_lock;
  112. struct list_head free_desc;
  113. struct list_head used_desc;
  114. int pending;
  115. u16 desccount;
  116. u16 active;
  117. };
  118. static inline struct ioat_chan_common *to_chan_common(struct dma_chan *c)
  119. {
  120. return container_of(c, struct ioat_chan_common, common);
  121. }
  122. static inline struct ioat_dma_chan *to_ioat_chan(struct dma_chan *c)
  123. {
  124. struct ioat_chan_common *chan = to_chan_common(c);
  125. return container_of(chan, struct ioat_dma_chan, base);
  126. }
  127. /**
  128. * ioat_is_complete - poll the status of an ioat transaction
  129. * @c: channel handle
  130. * @cookie: transaction identifier
  131. * @done: if set, updated with last completed transaction
  132. * @used: if set, updated with last used transaction
  133. */
  134. static inline enum dma_status
  135. ioat_is_complete(struct dma_chan *c, dma_cookie_t cookie,
  136. dma_cookie_t *done, dma_cookie_t *used)
  137. {
  138. struct ioat_chan_common *chan = to_chan_common(c);
  139. dma_cookie_t last_used;
  140. dma_cookie_t last_complete;
  141. last_used = c->cookie;
  142. last_complete = chan->completed_cookie;
  143. if (done)
  144. *done = last_complete;
  145. if (used)
  146. *used = last_used;
  147. return dma_async_is_complete(cookie, last_complete, last_used);
  148. }
  149. /* wrapper around hardware descriptor format + additional software fields */
  150. /**
  151. * struct ioat_desc_sw - wrapper around hardware descriptor
  152. * @hw: hardware DMA descriptor (for memcpy)
  153. * @node: this descriptor will either be on the free list,
  154. * or attached to a transaction list (tx_list)
  155. * @txd: the generic software descriptor for all engines
  156. * @id: identifier for debug
  157. */
  158. struct ioat_desc_sw {
  159. struct ioat_dma_descriptor *hw;
  160. struct list_head node;
  161. size_t len;
  162. struct list_head tx_list;
  163. struct dma_async_tx_descriptor txd;
  164. #ifdef DEBUG
  165. int id;
  166. #endif
  167. };
  168. #ifdef DEBUG
  169. #define set_desc_id(desc, i) ((desc)->id = (i))
  170. #define desc_id(desc) ((desc)->id)
  171. #else
  172. #define set_desc_id(desc, i)
  173. #define desc_id(desc) (0)
  174. #endif
  175. static inline void
  176. __dump_desc_dbg(struct ioat_chan_common *chan, struct ioat_dma_descriptor *hw,
  177. struct dma_async_tx_descriptor *tx, int id)
  178. {
  179. struct device *dev = to_dev(chan);
  180. dev_dbg(dev, "desc[%d]: (%#llx->%#llx) cookie: %d flags: %#x"
  181. " ctl: %#x (op: %d int_en: %d compl: %d)\n", id,
  182. (unsigned long long) tx->phys,
  183. (unsigned long long) hw->next, tx->cookie, tx->flags,
  184. hw->ctl, hw->ctl_f.op, hw->ctl_f.int_en, hw->ctl_f.compl_write);
  185. }
  186. #define dump_desc_dbg(c, d) \
  187. ({ if (d) __dump_desc_dbg(&c->base, d->hw, &d->txd, desc_id(d)); 0; })
  188. static inline void ioat_set_tcp_copy_break(unsigned long copybreak)
  189. {
  190. #ifdef CONFIG_NET_DMA
  191. sysctl_tcp_dma_copybreak = copybreak;
  192. #endif
  193. }
  194. static inline struct ioat_chan_common *
  195. ioat_chan_by_index(struct ioatdma_device *device, int index)
  196. {
  197. return device->idx[index];
  198. }
  199. static inline u64 ioat_chansts(struct ioat_chan_common *chan)
  200. {
  201. u8 ver = chan->device->version;
  202. u64 status;
  203. u32 status_lo;
  204. /* We need to read the low address first as this causes the
  205. * chipset to latch the upper bits for the subsequent read
  206. */
  207. status_lo = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_LOW(ver));
  208. status = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_HIGH(ver));
  209. status <<= 32;
  210. status |= status_lo;
  211. return status;
  212. }
  213. static inline void ioat_start(struct ioat_chan_common *chan)
  214. {
  215. u8 ver = chan->device->version;
  216. writeb(IOAT_CHANCMD_START, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  217. }
  218. static inline u64 ioat_chansts_to_addr(u64 status)
  219. {
  220. return status & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  221. }
  222. static inline u32 ioat_chanerr(struct ioat_chan_common *chan)
  223. {
  224. return readl(chan->reg_base + IOAT_CHANERR_OFFSET);
  225. }
  226. static inline void ioat_suspend(struct ioat_chan_common *chan)
  227. {
  228. u8 ver = chan->device->version;
  229. writeb(IOAT_CHANCMD_SUSPEND, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  230. }
  231. static inline void ioat_reset(struct ioat_chan_common *chan)
  232. {
  233. u8 ver = chan->device->version;
  234. writeb(IOAT_CHANCMD_RESET, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  235. }
  236. static inline bool ioat_reset_pending(struct ioat_chan_common *chan)
  237. {
  238. u8 ver = chan->device->version;
  239. u8 cmd;
  240. cmd = readb(chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  241. return (cmd & IOAT_CHANCMD_RESET) == IOAT_CHANCMD_RESET;
  242. }
  243. static inline void ioat_set_chainaddr(struct ioat_dma_chan *ioat, u64 addr)
  244. {
  245. struct ioat_chan_common *chan = &ioat->base;
  246. writel(addr & 0x00000000FFFFFFFF,
  247. chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  248. writel(addr >> 32,
  249. chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  250. }
  251. static inline bool is_ioat_active(unsigned long status)
  252. {
  253. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_ACTIVE);
  254. }
  255. static inline bool is_ioat_idle(unsigned long status)
  256. {
  257. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_DONE);
  258. }
  259. static inline bool is_ioat_halted(unsigned long status)
  260. {
  261. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_HALTED);
  262. }
  263. static inline bool is_ioat_suspended(unsigned long status)
  264. {
  265. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_SUSPENDED);
  266. }
  267. /* channel was fatally programmed */
  268. static inline bool is_ioat_bug(unsigned long err)
  269. {
  270. return !!err;
  271. }
  272. static inline void ioat_unmap(struct pci_dev *pdev, dma_addr_t addr, size_t len,
  273. int direction, enum dma_ctrl_flags flags, bool dst)
  274. {
  275. if ((dst && (flags & DMA_COMPL_DEST_UNMAP_SINGLE)) ||
  276. (!dst && (flags & DMA_COMPL_SRC_UNMAP_SINGLE)))
  277. pci_unmap_single(pdev, addr, len, direction);
  278. else
  279. pci_unmap_page(pdev, addr, len, direction);
  280. }
  281. int __devinit ioat_probe(struct ioatdma_device *device);
  282. int __devinit ioat_register(struct ioatdma_device *device);
  283. int __devinit ioat1_dma_probe(struct ioatdma_device *dev, int dca);
  284. int __devinit ioat_dma_self_test(struct ioatdma_device *device);
  285. void __devexit ioat_dma_remove(struct ioatdma_device *device);
  286. struct dca_provider * __devinit ioat_dca_init(struct pci_dev *pdev,
  287. void __iomem *iobase);
  288. unsigned long ioat_get_current_completion(struct ioat_chan_common *chan);
  289. void ioat_init_channel(struct ioatdma_device *device,
  290. struct ioat_chan_common *chan, int idx,
  291. void (*timer_fn)(unsigned long),
  292. void (*tasklet)(unsigned long),
  293. unsigned long ioat);
  294. void ioat_dma_unmap(struct ioat_chan_common *chan, enum dma_ctrl_flags flags,
  295. size_t len, struct ioat_dma_descriptor *hw);
  296. bool ioat_cleanup_preamble(struct ioat_chan_common *chan,
  297. unsigned long *phys_complete);
  298. void ioat_kobject_add(struct ioatdma_device *device, struct kobj_type *type);
  299. void ioat_kobject_del(struct ioatdma_device *device);
  300. extern struct sysfs_ops ioat_sysfs_ops;
  301. extern struct ioat_sysfs_entry ioat_version_attr;
  302. extern struct ioat_sysfs_entry ioat_cap_attr;
  303. #endif /* IOATDMA_H */