mv_cesa.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. #ifndef __MV_CRYPTO_H__
  2. #define DIGEST_INITIAL_VAL_A 0xdd00
  3. #define DES_CMD_REG 0xdd58
  4. #define SEC_ACCEL_CMD 0xde00
  5. #define SEC_CMD_EN_SEC_ACCL0 (1 << 0)
  6. #define SEC_CMD_EN_SEC_ACCL1 (1 << 1)
  7. #define SEC_CMD_DISABLE_SEC (1 << 2)
  8. #define SEC_ACCEL_DESC_P0 0xde04
  9. #define SEC_DESC_P0_PTR(x) (x)
  10. #define SEC_ACCEL_DESC_P1 0xde14
  11. #define SEC_DESC_P1_PTR(x) (x)
  12. #define SEC_ACCEL_CFG 0xde08
  13. #define SEC_CFG_STOP_DIG_ERR (1 << 0)
  14. #define SEC_CFG_CH0_W_IDMA (1 << 7)
  15. #define SEC_CFG_CH1_W_IDMA (1 << 8)
  16. #define SEC_CFG_ACT_CH0_IDMA (1 << 9)
  17. #define SEC_CFG_ACT_CH1_IDMA (1 << 10)
  18. #define SEC_ACCEL_STATUS 0xde0c
  19. #define SEC_ST_ACT_0 (1 << 0)
  20. #define SEC_ST_ACT_1 (1 << 1)
  21. /*
  22. * FPGA_INT_STATUS looks like a FPGA leftover and is documented only in Errata
  23. * 4.12. It looks like that it was part of an IRQ-controller in FPGA and
  24. * someone forgot to remove it while switching to the core and moving to
  25. * SEC_ACCEL_INT_STATUS.
  26. */
  27. #define FPGA_INT_STATUS 0xdd68
  28. #define SEC_ACCEL_INT_STATUS 0xde20
  29. #define SEC_INT_AUTH_DONE (1 << 0)
  30. #define SEC_INT_DES_E_DONE (1 << 1)
  31. #define SEC_INT_AES_E_DONE (1 << 2)
  32. #define SEC_INT_AES_D_DONE (1 << 3)
  33. #define SEC_INT_ENC_DONE (1 << 4)
  34. #define SEC_INT_ACCEL0_DONE (1 << 5)
  35. #define SEC_INT_ACCEL1_DONE (1 << 6)
  36. #define SEC_INT_ACC0_IDMA_DONE (1 << 7)
  37. #define SEC_INT_ACC1_IDMA_DONE (1 << 8)
  38. #define SEC_ACCEL_INT_MASK 0xde24
  39. #define AES_KEY_LEN (8 * 4)
  40. struct sec_accel_config {
  41. u32 config;
  42. #define CFG_OP_MAC_ONLY 0
  43. #define CFG_OP_CRYPT_ONLY 1
  44. #define CFG_OP_MAC_CRYPT 2
  45. #define CFG_OP_CRYPT_MAC 3
  46. #define CFG_MACM_MD5 (4 << 4)
  47. #define CFG_MACM_SHA1 (5 << 4)
  48. #define CFG_MACM_HMAC_MD5 (6 << 4)
  49. #define CFG_MACM_HMAC_SHA1 (7 << 4)
  50. #define CFG_ENCM_DES (1 << 8)
  51. #define CFG_ENCM_3DES (2 << 8)
  52. #define CFG_ENCM_AES (3 << 8)
  53. #define CFG_DIR_ENC (0 << 12)
  54. #define CFG_DIR_DEC (1 << 12)
  55. #define CFG_ENC_MODE_ECB (0 << 16)
  56. #define CFG_ENC_MODE_CBC (1 << 16)
  57. #define CFG_3DES_EEE (0 << 20)
  58. #define CFG_3DES_EDE (1 << 20)
  59. #define CFG_AES_LEN_128 (0 << 24)
  60. #define CFG_AES_LEN_192 (1 << 24)
  61. #define CFG_AES_LEN_256 (2 << 24)
  62. u32 enc_p;
  63. #define ENC_P_SRC(x) (x)
  64. #define ENC_P_DST(x) ((x) << 16)
  65. u32 enc_len;
  66. #define ENC_LEN(x) (x)
  67. u32 enc_key_p;
  68. #define ENC_KEY_P(x) (x)
  69. u32 enc_iv;
  70. #define ENC_IV_POINT(x) ((x) << 0)
  71. #define ENC_IV_BUF_POINT(x) ((x) << 16)
  72. u32 mac_src_p;
  73. #define MAC_SRC_DATA_P(x) (x)
  74. #define MAC_SRC_TOTAL_LEN(x) ((x) << 16)
  75. u32 mac_digest;
  76. u32 mac_iv;
  77. }__attribute__ ((packed));
  78. /*
  79. * /-----------\ 0
  80. * | ACCEL CFG | 4 * 8
  81. * |-----------| 0x20
  82. * | CRYPT KEY | 8 * 4
  83. * |-----------| 0x40
  84. * | IV IN | 4 * 4
  85. * |-----------| 0x40 (inplace)
  86. * | IV BUF | 4 * 4
  87. * |-----------| 0x50
  88. * | DATA IN | 16 * x (max ->max_req_size)
  89. * |-----------| 0x50 (inplace operation)
  90. * | DATA OUT | 16 * x (max ->max_req_size)
  91. * \-----------/ SRAM size
  92. */
  93. #define SRAM_CONFIG 0x00
  94. #define SRAM_DATA_KEY_P 0x20
  95. #define SRAM_DATA_IV 0x40
  96. #define SRAM_DATA_IV_BUF 0x40
  97. #define SRAM_DATA_IN_START 0x50
  98. #define SRAM_DATA_OUT_START 0x50
  99. #define SRAM_CFG_SPACE 0x50
  100. #endif