synclinkmp.c 147 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605
  1. /*
  2. * $Id: synclinkmp.c,v 4.38 2005/07/15 13:29:44 paulkf Exp $
  3. *
  4. * Device driver for Microgate SyncLink Multiport
  5. * high speed multiprotocol serial adapter.
  6. *
  7. * written by Paul Fulghum for Microgate Corporation
  8. * paulkf@microgate.com
  9. *
  10. * Microgate and SyncLink are trademarks of Microgate Corporation
  11. *
  12. * Derived from serial.c written by Theodore Ts'o and Linus Torvalds
  13. * This code is released under the GNU General Public License (GPL)
  14. *
  15. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  16. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  17. * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  18. * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
  19. * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  20. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  21. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  22. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  23. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  24. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
  25. * OF THE POSSIBILITY OF SUCH DAMAGE.
  26. */
  27. #define VERSION(ver,rel,seq) (((ver)<<16) | ((rel)<<8) | (seq))
  28. #if defined(__i386__)
  29. # define BREAKPOINT() asm(" int $3");
  30. #else
  31. # define BREAKPOINT() { }
  32. #endif
  33. #define MAX_DEVICES 12
  34. #include <linux/module.h>
  35. #include <linux/errno.h>
  36. #include <linux/signal.h>
  37. #include <linux/sched.h>
  38. #include <linux/timer.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/pci.h>
  41. #include <linux/tty.h>
  42. #include <linux/tty_flip.h>
  43. #include <linux/serial.h>
  44. #include <linux/major.h>
  45. #include <linux/string.h>
  46. #include <linux/fcntl.h>
  47. #include <linux/ptrace.h>
  48. #include <linux/ioport.h>
  49. #include <linux/mm.h>
  50. #include <linux/seq_file.h>
  51. #include <linux/slab.h>
  52. #include <linux/smp_lock.h>
  53. #include <linux/netdevice.h>
  54. #include <linux/vmalloc.h>
  55. #include <linux/init.h>
  56. #include <linux/delay.h>
  57. #include <linux/ioctl.h>
  58. #include <asm/system.h>
  59. #include <asm/io.h>
  60. #include <asm/irq.h>
  61. #include <asm/dma.h>
  62. #include <linux/bitops.h>
  63. #include <asm/types.h>
  64. #include <linux/termios.h>
  65. #include <linux/workqueue.h>
  66. #include <linux/hdlc.h>
  67. #include <linux/synclink.h>
  68. #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINKMP_MODULE))
  69. #define SYNCLINK_GENERIC_HDLC 1
  70. #else
  71. #define SYNCLINK_GENERIC_HDLC 0
  72. #endif
  73. #define GET_USER(error,value,addr) error = get_user(value,addr)
  74. #define COPY_FROM_USER(error,dest,src,size) error = copy_from_user(dest,src,size) ? -EFAULT : 0
  75. #define PUT_USER(error,value,addr) error = put_user(value,addr)
  76. #define COPY_TO_USER(error,dest,src,size) error = copy_to_user(dest,src,size) ? -EFAULT : 0
  77. #include <asm/uaccess.h>
  78. static MGSL_PARAMS default_params = {
  79. MGSL_MODE_HDLC, /* unsigned long mode */
  80. 0, /* unsigned char loopback; */
  81. HDLC_FLAG_UNDERRUN_ABORT15, /* unsigned short flags; */
  82. HDLC_ENCODING_NRZI_SPACE, /* unsigned char encoding; */
  83. 0, /* unsigned long clock_speed; */
  84. 0xff, /* unsigned char addr_filter; */
  85. HDLC_CRC_16_CCITT, /* unsigned short crc_type; */
  86. HDLC_PREAMBLE_LENGTH_8BITS, /* unsigned char preamble_length; */
  87. HDLC_PREAMBLE_PATTERN_NONE, /* unsigned char preamble; */
  88. 9600, /* unsigned long data_rate; */
  89. 8, /* unsigned char data_bits; */
  90. 1, /* unsigned char stop_bits; */
  91. ASYNC_PARITY_NONE /* unsigned char parity; */
  92. };
  93. /* size in bytes of DMA data buffers */
  94. #define SCABUFSIZE 1024
  95. #define SCA_MEM_SIZE 0x40000
  96. #define SCA_BASE_SIZE 512
  97. #define SCA_REG_SIZE 16
  98. #define SCA_MAX_PORTS 4
  99. #define SCAMAXDESC 128
  100. #define BUFFERLISTSIZE 4096
  101. /* SCA-I style DMA buffer descriptor */
  102. typedef struct _SCADESC
  103. {
  104. u16 next; /* lower l6 bits of next descriptor addr */
  105. u16 buf_ptr; /* lower 16 bits of buffer addr */
  106. u8 buf_base; /* upper 8 bits of buffer addr */
  107. u8 pad1;
  108. u16 length; /* length of buffer */
  109. u8 status; /* status of buffer */
  110. u8 pad2;
  111. } SCADESC, *PSCADESC;
  112. typedef struct _SCADESC_EX
  113. {
  114. /* device driver bookkeeping section */
  115. char *virt_addr; /* virtual address of data buffer */
  116. u16 phys_entry; /* lower 16-bits of physical address of this descriptor */
  117. } SCADESC_EX, *PSCADESC_EX;
  118. /* The queue of BH actions to be performed */
  119. #define BH_RECEIVE 1
  120. #define BH_TRANSMIT 2
  121. #define BH_STATUS 4
  122. #define IO_PIN_SHUTDOWN_LIMIT 100
  123. struct _input_signal_events {
  124. int ri_up;
  125. int ri_down;
  126. int dsr_up;
  127. int dsr_down;
  128. int dcd_up;
  129. int dcd_down;
  130. int cts_up;
  131. int cts_down;
  132. };
  133. /*
  134. * Device instance data structure
  135. */
  136. typedef struct _synclinkmp_info {
  137. void *if_ptr; /* General purpose pointer (used by SPPP) */
  138. int magic;
  139. struct tty_port port;
  140. int line;
  141. unsigned short close_delay;
  142. unsigned short closing_wait; /* time to wait before closing */
  143. struct mgsl_icount icount;
  144. int timeout;
  145. int x_char; /* xon/xoff character */
  146. u16 read_status_mask1; /* break detection (SR1 indications) */
  147. u16 read_status_mask2; /* parity/framing/overun (SR2 indications) */
  148. unsigned char ignore_status_mask1; /* break detection (SR1 indications) */
  149. unsigned char ignore_status_mask2; /* parity/framing/overun (SR2 indications) */
  150. unsigned char *tx_buf;
  151. int tx_put;
  152. int tx_get;
  153. int tx_count;
  154. wait_queue_head_t status_event_wait_q;
  155. wait_queue_head_t event_wait_q;
  156. struct timer_list tx_timer; /* HDLC transmit timeout timer */
  157. struct _synclinkmp_info *next_device; /* device list link */
  158. struct timer_list status_timer; /* input signal status check timer */
  159. spinlock_t lock; /* spinlock for synchronizing with ISR */
  160. struct work_struct task; /* task structure for scheduling bh */
  161. u32 max_frame_size; /* as set by device config */
  162. u32 pending_bh;
  163. bool bh_running; /* Protection from multiple */
  164. int isr_overflow;
  165. bool bh_requested;
  166. int dcd_chkcount; /* check counts to prevent */
  167. int cts_chkcount; /* too many IRQs if a signal */
  168. int dsr_chkcount; /* is floating */
  169. int ri_chkcount;
  170. char *buffer_list; /* virtual address of Rx & Tx buffer lists */
  171. unsigned long buffer_list_phys;
  172. unsigned int rx_buf_count; /* count of total allocated Rx buffers */
  173. SCADESC *rx_buf_list; /* list of receive buffer entries */
  174. SCADESC_EX rx_buf_list_ex[SCAMAXDESC]; /* list of receive buffer entries */
  175. unsigned int current_rx_buf;
  176. unsigned int tx_buf_count; /* count of total allocated Tx buffers */
  177. SCADESC *tx_buf_list; /* list of transmit buffer entries */
  178. SCADESC_EX tx_buf_list_ex[SCAMAXDESC]; /* list of transmit buffer entries */
  179. unsigned int last_tx_buf;
  180. unsigned char *tmp_rx_buf;
  181. unsigned int tmp_rx_buf_count;
  182. bool rx_enabled;
  183. bool rx_overflow;
  184. bool tx_enabled;
  185. bool tx_active;
  186. u32 idle_mode;
  187. unsigned char ie0_value;
  188. unsigned char ie1_value;
  189. unsigned char ie2_value;
  190. unsigned char ctrlreg_value;
  191. unsigned char old_signals;
  192. char device_name[25]; /* device instance name */
  193. int port_count;
  194. int adapter_num;
  195. int port_num;
  196. struct _synclinkmp_info *port_array[SCA_MAX_PORTS];
  197. unsigned int bus_type; /* expansion bus type (ISA,EISA,PCI) */
  198. unsigned int irq_level; /* interrupt level */
  199. unsigned long irq_flags;
  200. bool irq_requested; /* true if IRQ requested */
  201. MGSL_PARAMS params; /* communications parameters */
  202. unsigned char serial_signals; /* current serial signal states */
  203. bool irq_occurred; /* for diagnostics use */
  204. unsigned int init_error; /* Initialization startup error */
  205. u32 last_mem_alloc;
  206. unsigned char* memory_base; /* shared memory address (PCI only) */
  207. u32 phys_memory_base;
  208. int shared_mem_requested;
  209. unsigned char* sca_base; /* HD64570 SCA Memory address */
  210. u32 phys_sca_base;
  211. u32 sca_offset;
  212. bool sca_base_requested;
  213. unsigned char* lcr_base; /* local config registers (PCI only) */
  214. u32 phys_lcr_base;
  215. u32 lcr_offset;
  216. int lcr_mem_requested;
  217. unsigned char* statctrl_base; /* status/control register memory */
  218. u32 phys_statctrl_base;
  219. u32 statctrl_offset;
  220. bool sca_statctrl_requested;
  221. u32 misc_ctrl_value;
  222. char flag_buf[MAX_ASYNC_BUFFER_SIZE];
  223. char char_buf[MAX_ASYNC_BUFFER_SIZE];
  224. bool drop_rts_on_tx_done;
  225. struct _input_signal_events input_signal_events;
  226. /* SPPP/Cisco HDLC device parts */
  227. int netcount;
  228. spinlock_t netlock;
  229. #if SYNCLINK_GENERIC_HDLC
  230. struct net_device *netdev;
  231. #endif
  232. } SLMP_INFO;
  233. #define MGSL_MAGIC 0x5401
  234. /*
  235. * define serial signal status change macros
  236. */
  237. #define MISCSTATUS_DCD_LATCHED (SerialSignal_DCD<<8) /* indicates change in DCD */
  238. #define MISCSTATUS_RI_LATCHED (SerialSignal_RI<<8) /* indicates change in RI */
  239. #define MISCSTATUS_CTS_LATCHED (SerialSignal_CTS<<8) /* indicates change in CTS */
  240. #define MISCSTATUS_DSR_LATCHED (SerialSignal_DSR<<8) /* change in DSR */
  241. /* Common Register macros */
  242. #define LPR 0x00
  243. #define PABR0 0x02
  244. #define PABR1 0x03
  245. #define WCRL 0x04
  246. #define WCRM 0x05
  247. #define WCRH 0x06
  248. #define DPCR 0x08
  249. #define DMER 0x09
  250. #define ISR0 0x10
  251. #define ISR1 0x11
  252. #define ISR2 0x12
  253. #define IER0 0x14
  254. #define IER1 0x15
  255. #define IER2 0x16
  256. #define ITCR 0x18
  257. #define INTVR 0x1a
  258. #define IMVR 0x1c
  259. /* MSCI Register macros */
  260. #define TRB 0x20
  261. #define TRBL 0x20
  262. #define TRBH 0x21
  263. #define SR0 0x22
  264. #define SR1 0x23
  265. #define SR2 0x24
  266. #define SR3 0x25
  267. #define FST 0x26
  268. #define IE0 0x28
  269. #define IE1 0x29
  270. #define IE2 0x2a
  271. #define FIE 0x2b
  272. #define CMD 0x2c
  273. #define MD0 0x2e
  274. #define MD1 0x2f
  275. #define MD2 0x30
  276. #define CTL 0x31
  277. #define SA0 0x32
  278. #define SA1 0x33
  279. #define IDL 0x34
  280. #define TMC 0x35
  281. #define RXS 0x36
  282. #define TXS 0x37
  283. #define TRC0 0x38
  284. #define TRC1 0x39
  285. #define RRC 0x3a
  286. #define CST0 0x3c
  287. #define CST1 0x3d
  288. /* Timer Register Macros */
  289. #define TCNT 0x60
  290. #define TCNTL 0x60
  291. #define TCNTH 0x61
  292. #define TCONR 0x62
  293. #define TCONRL 0x62
  294. #define TCONRH 0x63
  295. #define TMCS 0x64
  296. #define TEPR 0x65
  297. /* DMA Controller Register macros */
  298. #define DARL 0x80
  299. #define DARH 0x81
  300. #define DARB 0x82
  301. #define BAR 0x80
  302. #define BARL 0x80
  303. #define BARH 0x81
  304. #define BARB 0x82
  305. #define SAR 0x84
  306. #define SARL 0x84
  307. #define SARH 0x85
  308. #define SARB 0x86
  309. #define CPB 0x86
  310. #define CDA 0x88
  311. #define CDAL 0x88
  312. #define CDAH 0x89
  313. #define EDA 0x8a
  314. #define EDAL 0x8a
  315. #define EDAH 0x8b
  316. #define BFL 0x8c
  317. #define BFLL 0x8c
  318. #define BFLH 0x8d
  319. #define BCR 0x8e
  320. #define BCRL 0x8e
  321. #define BCRH 0x8f
  322. #define DSR 0x90
  323. #define DMR 0x91
  324. #define FCT 0x93
  325. #define DIR 0x94
  326. #define DCMD 0x95
  327. /* combine with timer or DMA register address */
  328. #define TIMER0 0x00
  329. #define TIMER1 0x08
  330. #define TIMER2 0x10
  331. #define TIMER3 0x18
  332. #define RXDMA 0x00
  333. #define TXDMA 0x20
  334. /* SCA Command Codes */
  335. #define NOOP 0x00
  336. #define TXRESET 0x01
  337. #define TXENABLE 0x02
  338. #define TXDISABLE 0x03
  339. #define TXCRCINIT 0x04
  340. #define TXCRCEXCL 0x05
  341. #define TXEOM 0x06
  342. #define TXABORT 0x07
  343. #define MPON 0x08
  344. #define TXBUFCLR 0x09
  345. #define RXRESET 0x11
  346. #define RXENABLE 0x12
  347. #define RXDISABLE 0x13
  348. #define RXCRCINIT 0x14
  349. #define RXREJECT 0x15
  350. #define SEARCHMP 0x16
  351. #define RXCRCEXCL 0x17
  352. #define RXCRCCALC 0x18
  353. #define CHRESET 0x21
  354. #define HUNT 0x31
  355. /* DMA command codes */
  356. #define SWABORT 0x01
  357. #define FEICLEAR 0x02
  358. /* IE0 */
  359. #define TXINTE BIT7
  360. #define RXINTE BIT6
  361. #define TXRDYE BIT1
  362. #define RXRDYE BIT0
  363. /* IE1 & SR1 */
  364. #define UDRN BIT7
  365. #define IDLE BIT6
  366. #define SYNCD BIT4
  367. #define FLGD BIT4
  368. #define CCTS BIT3
  369. #define CDCD BIT2
  370. #define BRKD BIT1
  371. #define ABTD BIT1
  372. #define GAPD BIT1
  373. #define BRKE BIT0
  374. #define IDLD BIT0
  375. /* IE2 & SR2 */
  376. #define EOM BIT7
  377. #define PMP BIT6
  378. #define SHRT BIT6
  379. #define PE BIT5
  380. #define ABT BIT5
  381. #define FRME BIT4
  382. #define RBIT BIT4
  383. #define OVRN BIT3
  384. #define CRCE BIT2
  385. /*
  386. * Global linked list of SyncLink devices
  387. */
  388. static SLMP_INFO *synclinkmp_device_list = NULL;
  389. static int synclinkmp_adapter_count = -1;
  390. static int synclinkmp_device_count = 0;
  391. /*
  392. * Set this param to non-zero to load eax with the
  393. * .text section address and breakpoint on module load.
  394. * This is useful for use with gdb and add-symbol-file command.
  395. */
  396. static int break_on_load = 0;
  397. /*
  398. * Driver major number, defaults to zero to get auto
  399. * assigned major number. May be forced as module parameter.
  400. */
  401. static int ttymajor = 0;
  402. /*
  403. * Array of user specified options for ISA adapters.
  404. */
  405. static int debug_level = 0;
  406. static int maxframe[MAX_DEVICES] = {0,};
  407. module_param(break_on_load, bool, 0);
  408. module_param(ttymajor, int, 0);
  409. module_param(debug_level, int, 0);
  410. module_param_array(maxframe, int, NULL, 0);
  411. static char *driver_name = "SyncLink MultiPort driver";
  412. static char *driver_version = "$Revision: 4.38 $";
  413. static int synclinkmp_init_one(struct pci_dev *dev,const struct pci_device_id *ent);
  414. static void synclinkmp_remove_one(struct pci_dev *dev);
  415. static struct pci_device_id synclinkmp_pci_tbl[] = {
  416. { PCI_VENDOR_ID_MICROGATE, PCI_DEVICE_ID_MICROGATE_SCA, PCI_ANY_ID, PCI_ANY_ID, },
  417. { 0, }, /* terminate list */
  418. };
  419. MODULE_DEVICE_TABLE(pci, synclinkmp_pci_tbl);
  420. MODULE_LICENSE("GPL");
  421. static struct pci_driver synclinkmp_pci_driver = {
  422. .name = "synclinkmp",
  423. .id_table = synclinkmp_pci_tbl,
  424. .probe = synclinkmp_init_one,
  425. .remove = __devexit_p(synclinkmp_remove_one),
  426. };
  427. static struct tty_driver *serial_driver;
  428. /* number of characters left in xmit buffer before we ask for more */
  429. #define WAKEUP_CHARS 256
  430. /* tty callbacks */
  431. static int open(struct tty_struct *tty, struct file * filp);
  432. static void close(struct tty_struct *tty, struct file * filp);
  433. static void hangup(struct tty_struct *tty);
  434. static void set_termios(struct tty_struct *tty, struct ktermios *old_termios);
  435. static int write(struct tty_struct *tty, const unsigned char *buf, int count);
  436. static int put_char(struct tty_struct *tty, unsigned char ch);
  437. static void send_xchar(struct tty_struct *tty, char ch);
  438. static void wait_until_sent(struct tty_struct *tty, int timeout);
  439. static int write_room(struct tty_struct *tty);
  440. static void flush_chars(struct tty_struct *tty);
  441. static void flush_buffer(struct tty_struct *tty);
  442. static void tx_hold(struct tty_struct *tty);
  443. static void tx_release(struct tty_struct *tty);
  444. static int ioctl(struct tty_struct *tty, struct file *file, unsigned int cmd, unsigned long arg);
  445. static int chars_in_buffer(struct tty_struct *tty);
  446. static void throttle(struct tty_struct * tty);
  447. static void unthrottle(struct tty_struct * tty);
  448. static int set_break(struct tty_struct *tty, int break_state);
  449. #if SYNCLINK_GENERIC_HDLC
  450. #define dev_to_port(D) (dev_to_hdlc(D)->priv)
  451. static void hdlcdev_tx_done(SLMP_INFO *info);
  452. static void hdlcdev_rx(SLMP_INFO *info, char *buf, int size);
  453. static int hdlcdev_init(SLMP_INFO *info);
  454. static void hdlcdev_exit(SLMP_INFO *info);
  455. #endif
  456. /* ioctl handlers */
  457. static int get_stats(SLMP_INFO *info, struct mgsl_icount __user *user_icount);
  458. static int get_params(SLMP_INFO *info, MGSL_PARAMS __user *params);
  459. static int set_params(SLMP_INFO *info, MGSL_PARAMS __user *params);
  460. static int get_txidle(SLMP_INFO *info, int __user *idle_mode);
  461. static int set_txidle(SLMP_INFO *info, int idle_mode);
  462. static int tx_enable(SLMP_INFO *info, int enable);
  463. static int tx_abort(SLMP_INFO *info);
  464. static int rx_enable(SLMP_INFO *info, int enable);
  465. static int modem_input_wait(SLMP_INFO *info,int arg);
  466. static int wait_mgsl_event(SLMP_INFO *info, int __user *mask_ptr);
  467. static int tiocmget(struct tty_struct *tty, struct file *file);
  468. static int tiocmset(struct tty_struct *tty, struct file *file,
  469. unsigned int set, unsigned int clear);
  470. static int set_break(struct tty_struct *tty, int break_state);
  471. static void add_device(SLMP_INFO *info);
  472. static void device_init(int adapter_num, struct pci_dev *pdev);
  473. static int claim_resources(SLMP_INFO *info);
  474. static void release_resources(SLMP_INFO *info);
  475. static int startup(SLMP_INFO *info);
  476. static int block_til_ready(struct tty_struct *tty, struct file * filp,SLMP_INFO *info);
  477. static int carrier_raised(struct tty_port *port);
  478. static void shutdown(SLMP_INFO *info);
  479. static void program_hw(SLMP_INFO *info);
  480. static void change_params(SLMP_INFO *info);
  481. static bool init_adapter(SLMP_INFO *info);
  482. static bool register_test(SLMP_INFO *info);
  483. static bool irq_test(SLMP_INFO *info);
  484. static bool loopback_test(SLMP_INFO *info);
  485. static int adapter_test(SLMP_INFO *info);
  486. static bool memory_test(SLMP_INFO *info);
  487. static void reset_adapter(SLMP_INFO *info);
  488. static void reset_port(SLMP_INFO *info);
  489. static void async_mode(SLMP_INFO *info);
  490. static void hdlc_mode(SLMP_INFO *info);
  491. static void rx_stop(SLMP_INFO *info);
  492. static void rx_start(SLMP_INFO *info);
  493. static void rx_reset_buffers(SLMP_INFO *info);
  494. static void rx_free_frame_buffers(SLMP_INFO *info, unsigned int first, unsigned int last);
  495. static bool rx_get_frame(SLMP_INFO *info);
  496. static void tx_start(SLMP_INFO *info);
  497. static void tx_stop(SLMP_INFO *info);
  498. static void tx_load_fifo(SLMP_INFO *info);
  499. static void tx_set_idle(SLMP_INFO *info);
  500. static void tx_load_dma_buffer(SLMP_INFO *info, const char *buf, unsigned int count);
  501. static void get_signals(SLMP_INFO *info);
  502. static void set_signals(SLMP_INFO *info);
  503. static void enable_loopback(SLMP_INFO *info, int enable);
  504. static void set_rate(SLMP_INFO *info, u32 data_rate);
  505. static int bh_action(SLMP_INFO *info);
  506. static void bh_handler(struct work_struct *work);
  507. static void bh_receive(SLMP_INFO *info);
  508. static void bh_transmit(SLMP_INFO *info);
  509. static void bh_status(SLMP_INFO *info);
  510. static void isr_timer(SLMP_INFO *info);
  511. static void isr_rxint(SLMP_INFO *info);
  512. static void isr_rxrdy(SLMP_INFO *info);
  513. static void isr_txint(SLMP_INFO *info);
  514. static void isr_txrdy(SLMP_INFO *info);
  515. static void isr_rxdmaok(SLMP_INFO *info);
  516. static void isr_rxdmaerror(SLMP_INFO *info);
  517. static void isr_txdmaok(SLMP_INFO *info);
  518. static void isr_txdmaerror(SLMP_INFO *info);
  519. static void isr_io_pin(SLMP_INFO *info, u16 status);
  520. static int alloc_dma_bufs(SLMP_INFO *info);
  521. static void free_dma_bufs(SLMP_INFO *info);
  522. static int alloc_buf_list(SLMP_INFO *info);
  523. static int alloc_frame_bufs(SLMP_INFO *info, SCADESC *list, SCADESC_EX *list_ex,int count);
  524. static int alloc_tmp_rx_buf(SLMP_INFO *info);
  525. static void free_tmp_rx_buf(SLMP_INFO *info);
  526. static void load_pci_memory(SLMP_INFO *info, char* dest, const char* src, unsigned short count);
  527. static void trace_block(SLMP_INFO *info, const char* data, int count, int xmit);
  528. static void tx_timeout(unsigned long context);
  529. static void status_timeout(unsigned long context);
  530. static unsigned char read_reg(SLMP_INFO *info, unsigned char addr);
  531. static void write_reg(SLMP_INFO *info, unsigned char addr, unsigned char val);
  532. static u16 read_reg16(SLMP_INFO *info, unsigned char addr);
  533. static void write_reg16(SLMP_INFO *info, unsigned char addr, u16 val);
  534. static unsigned char read_status_reg(SLMP_INFO * info);
  535. static void write_control_reg(SLMP_INFO * info);
  536. static unsigned char rx_active_fifo_level = 16; // rx request FIFO activation level in bytes
  537. static unsigned char tx_active_fifo_level = 16; // tx request FIFO activation level in bytes
  538. static unsigned char tx_negate_fifo_level = 32; // tx request FIFO negation level in bytes
  539. static u32 misc_ctrl_value = 0x007e4040;
  540. static u32 lcr1_brdr_value = 0x00800028;
  541. static u32 read_ahead_count = 8;
  542. /* DPCR, DMA Priority Control
  543. *
  544. * 07..05 Not used, must be 0
  545. * 04 BRC, bus release condition: 0=all transfers complete
  546. * 1=release after 1 xfer on all channels
  547. * 03 CCC, channel change condition: 0=every cycle
  548. * 1=after each channel completes all xfers
  549. * 02..00 PR<2..0>, priority 100=round robin
  550. *
  551. * 00000100 = 0x00
  552. */
  553. static unsigned char dma_priority = 0x04;
  554. // Number of bytes that can be written to shared RAM
  555. // in a single write operation
  556. static u32 sca_pci_load_interval = 64;
  557. /*
  558. * 1st function defined in .text section. Calling this function in
  559. * init_module() followed by a breakpoint allows a remote debugger
  560. * (gdb) to get the .text address for the add-symbol-file command.
  561. * This allows remote debugging of dynamically loadable modules.
  562. */
  563. static void* synclinkmp_get_text_ptr(void);
  564. static void* synclinkmp_get_text_ptr(void) {return synclinkmp_get_text_ptr;}
  565. static inline int sanity_check(SLMP_INFO *info,
  566. char *name, const char *routine)
  567. {
  568. #ifdef SANITY_CHECK
  569. static const char *badmagic =
  570. "Warning: bad magic number for synclinkmp_struct (%s) in %s\n";
  571. static const char *badinfo =
  572. "Warning: null synclinkmp_struct for (%s) in %s\n";
  573. if (!info) {
  574. printk(badinfo, name, routine);
  575. return 1;
  576. }
  577. if (info->magic != MGSL_MAGIC) {
  578. printk(badmagic, name, routine);
  579. return 1;
  580. }
  581. #else
  582. if (!info)
  583. return 1;
  584. #endif
  585. return 0;
  586. }
  587. /**
  588. * line discipline callback wrappers
  589. *
  590. * The wrappers maintain line discipline references
  591. * while calling into the line discipline.
  592. *
  593. * ldisc_receive_buf - pass receive data to line discipline
  594. */
  595. static void ldisc_receive_buf(struct tty_struct *tty,
  596. const __u8 *data, char *flags, int count)
  597. {
  598. struct tty_ldisc *ld;
  599. if (!tty)
  600. return;
  601. ld = tty_ldisc_ref(tty);
  602. if (ld) {
  603. if (ld->ops->receive_buf)
  604. ld->ops->receive_buf(tty, data, flags, count);
  605. tty_ldisc_deref(ld);
  606. }
  607. }
  608. /* tty callbacks */
  609. /* Called when a port is opened. Init and enable port.
  610. */
  611. static int open(struct tty_struct *tty, struct file *filp)
  612. {
  613. SLMP_INFO *info;
  614. int retval, line;
  615. unsigned long flags;
  616. line = tty->index;
  617. if ((line < 0) || (line >= synclinkmp_device_count)) {
  618. printk("%s(%d): open with invalid line #%d.\n",
  619. __FILE__,__LINE__,line);
  620. return -ENODEV;
  621. }
  622. info = synclinkmp_device_list;
  623. while(info && info->line != line)
  624. info = info->next_device;
  625. if (sanity_check(info, tty->name, "open"))
  626. return -ENODEV;
  627. if ( info->init_error ) {
  628. printk("%s(%d):%s device is not allocated, init error=%d\n",
  629. __FILE__,__LINE__,info->device_name,info->init_error);
  630. return -ENODEV;
  631. }
  632. tty->driver_data = info;
  633. info->port.tty = tty;
  634. if (debug_level >= DEBUG_LEVEL_INFO)
  635. printk("%s(%d):%s open(), old ref count = %d\n",
  636. __FILE__,__LINE__,tty->driver->name, info->port.count);
  637. /* If port is closing, signal caller to try again */
  638. if (tty_hung_up_p(filp) || info->port.flags & ASYNC_CLOSING){
  639. if (info->port.flags & ASYNC_CLOSING)
  640. interruptible_sleep_on(&info->port.close_wait);
  641. retval = ((info->port.flags & ASYNC_HUP_NOTIFY) ?
  642. -EAGAIN : -ERESTARTSYS);
  643. goto cleanup;
  644. }
  645. info->port.tty->low_latency = (info->port.flags & ASYNC_LOW_LATENCY) ? 1 : 0;
  646. spin_lock_irqsave(&info->netlock, flags);
  647. if (info->netcount) {
  648. retval = -EBUSY;
  649. spin_unlock_irqrestore(&info->netlock, flags);
  650. goto cleanup;
  651. }
  652. info->port.count++;
  653. spin_unlock_irqrestore(&info->netlock, flags);
  654. if (info->port.count == 1) {
  655. /* 1st open on this device, init hardware */
  656. retval = startup(info);
  657. if (retval < 0)
  658. goto cleanup;
  659. }
  660. retval = block_til_ready(tty, filp, info);
  661. if (retval) {
  662. if (debug_level >= DEBUG_LEVEL_INFO)
  663. printk("%s(%d):%s block_til_ready() returned %d\n",
  664. __FILE__,__LINE__, info->device_name, retval);
  665. goto cleanup;
  666. }
  667. if (debug_level >= DEBUG_LEVEL_INFO)
  668. printk("%s(%d):%s open() success\n",
  669. __FILE__,__LINE__, info->device_name);
  670. retval = 0;
  671. cleanup:
  672. if (retval) {
  673. if (tty->count == 1)
  674. info->port.tty = NULL; /* tty layer will release tty struct */
  675. if(info->port.count)
  676. info->port.count--;
  677. }
  678. return retval;
  679. }
  680. /* Called when port is closed. Wait for remaining data to be
  681. * sent. Disable port and free resources.
  682. */
  683. static void close(struct tty_struct *tty, struct file *filp)
  684. {
  685. SLMP_INFO * info = tty->driver_data;
  686. if (sanity_check(info, tty->name, "close"))
  687. return;
  688. if (debug_level >= DEBUG_LEVEL_INFO)
  689. printk("%s(%d):%s close() entry, count=%d\n",
  690. __FILE__,__LINE__, info->device_name, info->port.count);
  691. if (tty_port_close_start(&info->port, tty, filp) == 0)
  692. goto cleanup;
  693. if (info->port.flags & ASYNC_INITIALIZED)
  694. wait_until_sent(tty, info->timeout);
  695. flush_buffer(tty);
  696. tty_ldisc_flush(tty);
  697. shutdown(info);
  698. tty_port_close_end(&info->port, tty);
  699. info->port.tty = NULL;
  700. cleanup:
  701. if (debug_level >= DEBUG_LEVEL_INFO)
  702. printk("%s(%d):%s close() exit, count=%d\n", __FILE__,__LINE__,
  703. tty->driver->name, info->port.count);
  704. }
  705. /* Called by tty_hangup() when a hangup is signaled.
  706. * This is the same as closing all open descriptors for the port.
  707. */
  708. static void hangup(struct tty_struct *tty)
  709. {
  710. SLMP_INFO *info = tty->driver_data;
  711. if (debug_level >= DEBUG_LEVEL_INFO)
  712. printk("%s(%d):%s hangup()\n",
  713. __FILE__,__LINE__, info->device_name );
  714. if (sanity_check(info, tty->name, "hangup"))
  715. return;
  716. flush_buffer(tty);
  717. shutdown(info);
  718. info->port.count = 0;
  719. info->port.flags &= ~ASYNC_NORMAL_ACTIVE;
  720. info->port.tty = NULL;
  721. wake_up_interruptible(&info->port.open_wait);
  722. }
  723. /* Set new termios settings
  724. */
  725. static void set_termios(struct tty_struct *tty, struct ktermios *old_termios)
  726. {
  727. SLMP_INFO *info = tty->driver_data;
  728. unsigned long flags;
  729. if (debug_level >= DEBUG_LEVEL_INFO)
  730. printk("%s(%d):%s set_termios()\n", __FILE__,__LINE__,
  731. tty->driver->name );
  732. change_params(info);
  733. /* Handle transition to B0 status */
  734. if (old_termios->c_cflag & CBAUD &&
  735. !(tty->termios->c_cflag & CBAUD)) {
  736. info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
  737. spin_lock_irqsave(&info->lock,flags);
  738. set_signals(info);
  739. spin_unlock_irqrestore(&info->lock,flags);
  740. }
  741. /* Handle transition away from B0 status */
  742. if (!(old_termios->c_cflag & CBAUD) &&
  743. tty->termios->c_cflag & CBAUD) {
  744. info->serial_signals |= SerialSignal_DTR;
  745. if (!(tty->termios->c_cflag & CRTSCTS) ||
  746. !test_bit(TTY_THROTTLED, &tty->flags)) {
  747. info->serial_signals |= SerialSignal_RTS;
  748. }
  749. spin_lock_irqsave(&info->lock,flags);
  750. set_signals(info);
  751. spin_unlock_irqrestore(&info->lock,flags);
  752. }
  753. /* Handle turning off CRTSCTS */
  754. if (old_termios->c_cflag & CRTSCTS &&
  755. !(tty->termios->c_cflag & CRTSCTS)) {
  756. tty->hw_stopped = 0;
  757. tx_release(tty);
  758. }
  759. }
  760. /* Send a block of data
  761. *
  762. * Arguments:
  763. *
  764. * tty pointer to tty information structure
  765. * buf pointer to buffer containing send data
  766. * count size of send data in bytes
  767. *
  768. * Return Value: number of characters written
  769. */
  770. static int write(struct tty_struct *tty,
  771. const unsigned char *buf, int count)
  772. {
  773. int c, ret = 0;
  774. SLMP_INFO *info = tty->driver_data;
  775. unsigned long flags;
  776. if (debug_level >= DEBUG_LEVEL_INFO)
  777. printk("%s(%d):%s write() count=%d\n",
  778. __FILE__,__LINE__,info->device_name,count);
  779. if (sanity_check(info, tty->name, "write"))
  780. goto cleanup;
  781. if (!info->tx_buf)
  782. goto cleanup;
  783. if (info->params.mode == MGSL_MODE_HDLC) {
  784. if (count > info->max_frame_size) {
  785. ret = -EIO;
  786. goto cleanup;
  787. }
  788. if (info->tx_active)
  789. goto cleanup;
  790. if (info->tx_count) {
  791. /* send accumulated data from send_char() calls */
  792. /* as frame and wait before accepting more data. */
  793. tx_load_dma_buffer(info, info->tx_buf, info->tx_count);
  794. goto start;
  795. }
  796. ret = info->tx_count = count;
  797. tx_load_dma_buffer(info, buf, count);
  798. goto start;
  799. }
  800. for (;;) {
  801. c = min_t(int, count,
  802. min(info->max_frame_size - info->tx_count - 1,
  803. info->max_frame_size - info->tx_put));
  804. if (c <= 0)
  805. break;
  806. memcpy(info->tx_buf + info->tx_put, buf, c);
  807. spin_lock_irqsave(&info->lock,flags);
  808. info->tx_put += c;
  809. if (info->tx_put >= info->max_frame_size)
  810. info->tx_put -= info->max_frame_size;
  811. info->tx_count += c;
  812. spin_unlock_irqrestore(&info->lock,flags);
  813. buf += c;
  814. count -= c;
  815. ret += c;
  816. }
  817. if (info->params.mode == MGSL_MODE_HDLC) {
  818. if (count) {
  819. ret = info->tx_count = 0;
  820. goto cleanup;
  821. }
  822. tx_load_dma_buffer(info, info->tx_buf, info->tx_count);
  823. }
  824. start:
  825. if (info->tx_count && !tty->stopped && !tty->hw_stopped) {
  826. spin_lock_irqsave(&info->lock,flags);
  827. if (!info->tx_active)
  828. tx_start(info);
  829. spin_unlock_irqrestore(&info->lock,flags);
  830. }
  831. cleanup:
  832. if (debug_level >= DEBUG_LEVEL_INFO)
  833. printk( "%s(%d):%s write() returning=%d\n",
  834. __FILE__,__LINE__,info->device_name,ret);
  835. return ret;
  836. }
  837. /* Add a character to the transmit buffer.
  838. */
  839. static int put_char(struct tty_struct *tty, unsigned char ch)
  840. {
  841. SLMP_INFO *info = tty->driver_data;
  842. unsigned long flags;
  843. int ret = 0;
  844. if ( debug_level >= DEBUG_LEVEL_INFO ) {
  845. printk( "%s(%d):%s put_char(%d)\n",
  846. __FILE__,__LINE__,info->device_name,ch);
  847. }
  848. if (sanity_check(info, tty->name, "put_char"))
  849. return 0;
  850. if (!info->tx_buf)
  851. return 0;
  852. spin_lock_irqsave(&info->lock,flags);
  853. if ( (info->params.mode != MGSL_MODE_HDLC) ||
  854. !info->tx_active ) {
  855. if (info->tx_count < info->max_frame_size - 1) {
  856. info->tx_buf[info->tx_put++] = ch;
  857. if (info->tx_put >= info->max_frame_size)
  858. info->tx_put -= info->max_frame_size;
  859. info->tx_count++;
  860. ret = 1;
  861. }
  862. }
  863. spin_unlock_irqrestore(&info->lock,flags);
  864. return ret;
  865. }
  866. /* Send a high-priority XON/XOFF character
  867. */
  868. static void send_xchar(struct tty_struct *tty, char ch)
  869. {
  870. SLMP_INFO *info = tty->driver_data;
  871. unsigned long flags;
  872. if (debug_level >= DEBUG_LEVEL_INFO)
  873. printk("%s(%d):%s send_xchar(%d)\n",
  874. __FILE__,__LINE__, info->device_name, ch );
  875. if (sanity_check(info, tty->name, "send_xchar"))
  876. return;
  877. info->x_char = ch;
  878. if (ch) {
  879. /* Make sure transmit interrupts are on */
  880. spin_lock_irqsave(&info->lock,flags);
  881. if (!info->tx_enabled)
  882. tx_start(info);
  883. spin_unlock_irqrestore(&info->lock,flags);
  884. }
  885. }
  886. /* Wait until the transmitter is empty.
  887. */
  888. static void wait_until_sent(struct tty_struct *tty, int timeout)
  889. {
  890. SLMP_INFO * info = tty->driver_data;
  891. unsigned long orig_jiffies, char_time;
  892. if (!info )
  893. return;
  894. if (debug_level >= DEBUG_LEVEL_INFO)
  895. printk("%s(%d):%s wait_until_sent() entry\n",
  896. __FILE__,__LINE__, info->device_name );
  897. if (sanity_check(info, tty->name, "wait_until_sent"))
  898. return;
  899. lock_kernel();
  900. if (!(info->port.flags & ASYNC_INITIALIZED))
  901. goto exit;
  902. orig_jiffies = jiffies;
  903. /* Set check interval to 1/5 of estimated time to
  904. * send a character, and make it at least 1. The check
  905. * interval should also be less than the timeout.
  906. * Note: use tight timings here to satisfy the NIST-PCTS.
  907. */
  908. if ( info->params.data_rate ) {
  909. char_time = info->timeout/(32 * 5);
  910. if (!char_time)
  911. char_time++;
  912. } else
  913. char_time = 1;
  914. if (timeout)
  915. char_time = min_t(unsigned long, char_time, timeout);
  916. if ( info->params.mode == MGSL_MODE_HDLC ) {
  917. while (info->tx_active) {
  918. msleep_interruptible(jiffies_to_msecs(char_time));
  919. if (signal_pending(current))
  920. break;
  921. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  922. break;
  923. }
  924. } else {
  925. //TODO: determine if there is something similar to USC16C32
  926. // TXSTATUS_ALL_SENT status
  927. while ( info->tx_active && info->tx_enabled) {
  928. msleep_interruptible(jiffies_to_msecs(char_time));
  929. if (signal_pending(current))
  930. break;
  931. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  932. break;
  933. }
  934. }
  935. exit:
  936. unlock_kernel();
  937. if (debug_level >= DEBUG_LEVEL_INFO)
  938. printk("%s(%d):%s wait_until_sent() exit\n",
  939. __FILE__,__LINE__, info->device_name );
  940. }
  941. /* Return the count of free bytes in transmit buffer
  942. */
  943. static int write_room(struct tty_struct *tty)
  944. {
  945. SLMP_INFO *info = tty->driver_data;
  946. int ret;
  947. if (sanity_check(info, tty->name, "write_room"))
  948. return 0;
  949. lock_kernel();
  950. if (info->params.mode == MGSL_MODE_HDLC) {
  951. ret = (info->tx_active) ? 0 : HDLC_MAX_FRAME_SIZE;
  952. } else {
  953. ret = info->max_frame_size - info->tx_count - 1;
  954. if (ret < 0)
  955. ret = 0;
  956. }
  957. unlock_kernel();
  958. if (debug_level >= DEBUG_LEVEL_INFO)
  959. printk("%s(%d):%s write_room()=%d\n",
  960. __FILE__, __LINE__, info->device_name, ret);
  961. return ret;
  962. }
  963. /* enable transmitter and send remaining buffered characters
  964. */
  965. static void flush_chars(struct tty_struct *tty)
  966. {
  967. SLMP_INFO *info = tty->driver_data;
  968. unsigned long flags;
  969. if ( debug_level >= DEBUG_LEVEL_INFO )
  970. printk( "%s(%d):%s flush_chars() entry tx_count=%d\n",
  971. __FILE__,__LINE__,info->device_name,info->tx_count);
  972. if (sanity_check(info, tty->name, "flush_chars"))
  973. return;
  974. if (info->tx_count <= 0 || tty->stopped || tty->hw_stopped ||
  975. !info->tx_buf)
  976. return;
  977. if ( debug_level >= DEBUG_LEVEL_INFO )
  978. printk( "%s(%d):%s flush_chars() entry, starting transmitter\n",
  979. __FILE__,__LINE__,info->device_name );
  980. spin_lock_irqsave(&info->lock,flags);
  981. if (!info->tx_active) {
  982. if ( (info->params.mode == MGSL_MODE_HDLC) &&
  983. info->tx_count ) {
  984. /* operating in synchronous (frame oriented) mode */
  985. /* copy data from circular tx_buf to */
  986. /* transmit DMA buffer. */
  987. tx_load_dma_buffer(info,
  988. info->tx_buf,info->tx_count);
  989. }
  990. tx_start(info);
  991. }
  992. spin_unlock_irqrestore(&info->lock,flags);
  993. }
  994. /* Discard all data in the send buffer
  995. */
  996. static void flush_buffer(struct tty_struct *tty)
  997. {
  998. SLMP_INFO *info = tty->driver_data;
  999. unsigned long flags;
  1000. if (debug_level >= DEBUG_LEVEL_INFO)
  1001. printk("%s(%d):%s flush_buffer() entry\n",
  1002. __FILE__,__LINE__, info->device_name );
  1003. if (sanity_check(info, tty->name, "flush_buffer"))
  1004. return;
  1005. spin_lock_irqsave(&info->lock,flags);
  1006. info->tx_count = info->tx_put = info->tx_get = 0;
  1007. del_timer(&info->tx_timer);
  1008. spin_unlock_irqrestore(&info->lock,flags);
  1009. tty_wakeup(tty);
  1010. }
  1011. /* throttle (stop) transmitter
  1012. */
  1013. static void tx_hold(struct tty_struct *tty)
  1014. {
  1015. SLMP_INFO *info = tty->driver_data;
  1016. unsigned long flags;
  1017. if (sanity_check(info, tty->name, "tx_hold"))
  1018. return;
  1019. if ( debug_level >= DEBUG_LEVEL_INFO )
  1020. printk("%s(%d):%s tx_hold()\n",
  1021. __FILE__,__LINE__,info->device_name);
  1022. spin_lock_irqsave(&info->lock,flags);
  1023. if (info->tx_enabled)
  1024. tx_stop(info);
  1025. spin_unlock_irqrestore(&info->lock,flags);
  1026. }
  1027. /* release (start) transmitter
  1028. */
  1029. static void tx_release(struct tty_struct *tty)
  1030. {
  1031. SLMP_INFO *info = tty->driver_data;
  1032. unsigned long flags;
  1033. if (sanity_check(info, tty->name, "tx_release"))
  1034. return;
  1035. if ( debug_level >= DEBUG_LEVEL_INFO )
  1036. printk("%s(%d):%s tx_release()\n",
  1037. __FILE__,__LINE__,info->device_name);
  1038. spin_lock_irqsave(&info->lock,flags);
  1039. if (!info->tx_enabled)
  1040. tx_start(info);
  1041. spin_unlock_irqrestore(&info->lock,flags);
  1042. }
  1043. /* Service an IOCTL request
  1044. *
  1045. * Arguments:
  1046. *
  1047. * tty pointer to tty instance data
  1048. * file pointer to associated file object for device
  1049. * cmd IOCTL command code
  1050. * arg command argument/context
  1051. *
  1052. * Return Value: 0 if success, otherwise error code
  1053. */
  1054. static int do_ioctl(struct tty_struct *tty, struct file *file,
  1055. unsigned int cmd, unsigned long arg)
  1056. {
  1057. SLMP_INFO *info = tty->driver_data;
  1058. int error;
  1059. struct mgsl_icount cnow; /* kernel counter temps */
  1060. struct serial_icounter_struct __user *p_cuser; /* user space */
  1061. unsigned long flags;
  1062. void __user *argp = (void __user *)arg;
  1063. if (debug_level >= DEBUG_LEVEL_INFO)
  1064. printk("%s(%d):%s ioctl() cmd=%08X\n", __FILE__,__LINE__,
  1065. info->device_name, cmd );
  1066. if (sanity_check(info, tty->name, "ioctl"))
  1067. return -ENODEV;
  1068. if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
  1069. (cmd != TIOCMIWAIT) && (cmd != TIOCGICOUNT)) {
  1070. if (tty->flags & (1 << TTY_IO_ERROR))
  1071. return -EIO;
  1072. }
  1073. switch (cmd) {
  1074. case MGSL_IOCGPARAMS:
  1075. return get_params(info, argp);
  1076. case MGSL_IOCSPARAMS:
  1077. return set_params(info, argp);
  1078. case MGSL_IOCGTXIDLE:
  1079. return get_txidle(info, argp);
  1080. case MGSL_IOCSTXIDLE:
  1081. return set_txidle(info, (int)arg);
  1082. case MGSL_IOCTXENABLE:
  1083. return tx_enable(info, (int)arg);
  1084. case MGSL_IOCRXENABLE:
  1085. return rx_enable(info, (int)arg);
  1086. case MGSL_IOCTXABORT:
  1087. return tx_abort(info);
  1088. case MGSL_IOCGSTATS:
  1089. return get_stats(info, argp);
  1090. case MGSL_IOCWAITEVENT:
  1091. return wait_mgsl_event(info, argp);
  1092. case MGSL_IOCLOOPTXDONE:
  1093. return 0; // TODO: Not supported, need to document
  1094. /* Wait for modem input (DCD,RI,DSR,CTS) change
  1095. * as specified by mask in arg (TIOCM_RNG/DSR/CD/CTS)
  1096. */
  1097. case TIOCMIWAIT:
  1098. return modem_input_wait(info,(int)arg);
  1099. /*
  1100. * Get counter of input serial line interrupts (DCD,RI,DSR,CTS)
  1101. * Return: write counters to the user passed counter struct
  1102. * NB: both 1->0 and 0->1 transitions are counted except for
  1103. * RI where only 0->1 is counted.
  1104. */
  1105. case TIOCGICOUNT:
  1106. spin_lock_irqsave(&info->lock,flags);
  1107. cnow = info->icount;
  1108. spin_unlock_irqrestore(&info->lock,flags);
  1109. p_cuser = argp;
  1110. PUT_USER(error,cnow.cts, &p_cuser->cts);
  1111. if (error) return error;
  1112. PUT_USER(error,cnow.dsr, &p_cuser->dsr);
  1113. if (error) return error;
  1114. PUT_USER(error,cnow.rng, &p_cuser->rng);
  1115. if (error) return error;
  1116. PUT_USER(error,cnow.dcd, &p_cuser->dcd);
  1117. if (error) return error;
  1118. PUT_USER(error,cnow.rx, &p_cuser->rx);
  1119. if (error) return error;
  1120. PUT_USER(error,cnow.tx, &p_cuser->tx);
  1121. if (error) return error;
  1122. PUT_USER(error,cnow.frame, &p_cuser->frame);
  1123. if (error) return error;
  1124. PUT_USER(error,cnow.overrun, &p_cuser->overrun);
  1125. if (error) return error;
  1126. PUT_USER(error,cnow.parity, &p_cuser->parity);
  1127. if (error) return error;
  1128. PUT_USER(error,cnow.brk, &p_cuser->brk);
  1129. if (error) return error;
  1130. PUT_USER(error,cnow.buf_overrun, &p_cuser->buf_overrun);
  1131. if (error) return error;
  1132. return 0;
  1133. default:
  1134. return -ENOIOCTLCMD;
  1135. }
  1136. return 0;
  1137. }
  1138. static int ioctl(struct tty_struct *tty, struct file *file,
  1139. unsigned int cmd, unsigned long arg)
  1140. {
  1141. int ret;
  1142. lock_kernel();
  1143. ret = do_ioctl(tty, file, cmd, arg);
  1144. unlock_kernel();
  1145. return ret;
  1146. }
  1147. /*
  1148. * /proc fs routines....
  1149. */
  1150. static inline void line_info(struct seq_file *m, SLMP_INFO *info)
  1151. {
  1152. char stat_buf[30];
  1153. unsigned long flags;
  1154. seq_printf(m, "%s: SCABase=%08x Mem=%08X StatusControl=%08x LCR=%08X\n"
  1155. "\tIRQ=%d MaxFrameSize=%u\n",
  1156. info->device_name,
  1157. info->phys_sca_base,
  1158. info->phys_memory_base,
  1159. info->phys_statctrl_base,
  1160. info->phys_lcr_base,
  1161. info->irq_level,
  1162. info->max_frame_size );
  1163. /* output current serial signal states */
  1164. spin_lock_irqsave(&info->lock,flags);
  1165. get_signals(info);
  1166. spin_unlock_irqrestore(&info->lock,flags);
  1167. stat_buf[0] = 0;
  1168. stat_buf[1] = 0;
  1169. if (info->serial_signals & SerialSignal_RTS)
  1170. strcat(stat_buf, "|RTS");
  1171. if (info->serial_signals & SerialSignal_CTS)
  1172. strcat(stat_buf, "|CTS");
  1173. if (info->serial_signals & SerialSignal_DTR)
  1174. strcat(stat_buf, "|DTR");
  1175. if (info->serial_signals & SerialSignal_DSR)
  1176. strcat(stat_buf, "|DSR");
  1177. if (info->serial_signals & SerialSignal_DCD)
  1178. strcat(stat_buf, "|CD");
  1179. if (info->serial_signals & SerialSignal_RI)
  1180. strcat(stat_buf, "|RI");
  1181. if (info->params.mode == MGSL_MODE_HDLC) {
  1182. seq_printf(m, "\tHDLC txok:%d rxok:%d",
  1183. info->icount.txok, info->icount.rxok);
  1184. if (info->icount.txunder)
  1185. seq_printf(m, " txunder:%d", info->icount.txunder);
  1186. if (info->icount.txabort)
  1187. seq_printf(m, " txabort:%d", info->icount.txabort);
  1188. if (info->icount.rxshort)
  1189. seq_printf(m, " rxshort:%d", info->icount.rxshort);
  1190. if (info->icount.rxlong)
  1191. seq_printf(m, " rxlong:%d", info->icount.rxlong);
  1192. if (info->icount.rxover)
  1193. seq_printf(m, " rxover:%d", info->icount.rxover);
  1194. if (info->icount.rxcrc)
  1195. seq_printf(m, " rxlong:%d", info->icount.rxcrc);
  1196. } else {
  1197. seq_printf(m, "\tASYNC tx:%d rx:%d",
  1198. info->icount.tx, info->icount.rx);
  1199. if (info->icount.frame)
  1200. seq_printf(m, " fe:%d", info->icount.frame);
  1201. if (info->icount.parity)
  1202. seq_printf(m, " pe:%d", info->icount.parity);
  1203. if (info->icount.brk)
  1204. seq_printf(m, " brk:%d", info->icount.brk);
  1205. if (info->icount.overrun)
  1206. seq_printf(m, " oe:%d", info->icount.overrun);
  1207. }
  1208. /* Append serial signal status to end */
  1209. seq_printf(m, " %s\n", stat_buf+1);
  1210. seq_printf(m, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
  1211. info->tx_active,info->bh_requested,info->bh_running,
  1212. info->pending_bh);
  1213. }
  1214. /* Called to print information about devices
  1215. */
  1216. static int synclinkmp_proc_show(struct seq_file *m, void *v)
  1217. {
  1218. SLMP_INFO *info;
  1219. seq_printf(m, "synclinkmp driver:%s\n", driver_version);
  1220. info = synclinkmp_device_list;
  1221. while( info ) {
  1222. line_info(m, info);
  1223. info = info->next_device;
  1224. }
  1225. return 0;
  1226. }
  1227. static int synclinkmp_proc_open(struct inode *inode, struct file *file)
  1228. {
  1229. return single_open(file, synclinkmp_proc_show, NULL);
  1230. }
  1231. static const struct file_operations synclinkmp_proc_fops = {
  1232. .owner = THIS_MODULE,
  1233. .open = synclinkmp_proc_open,
  1234. .read = seq_read,
  1235. .llseek = seq_lseek,
  1236. .release = single_release,
  1237. };
  1238. /* Return the count of bytes in transmit buffer
  1239. */
  1240. static int chars_in_buffer(struct tty_struct *tty)
  1241. {
  1242. SLMP_INFO *info = tty->driver_data;
  1243. if (sanity_check(info, tty->name, "chars_in_buffer"))
  1244. return 0;
  1245. if (debug_level >= DEBUG_LEVEL_INFO)
  1246. printk("%s(%d):%s chars_in_buffer()=%d\n",
  1247. __FILE__, __LINE__, info->device_name, info->tx_count);
  1248. return info->tx_count;
  1249. }
  1250. /* Signal remote device to throttle send data (our receive data)
  1251. */
  1252. static void throttle(struct tty_struct * tty)
  1253. {
  1254. SLMP_INFO *info = tty->driver_data;
  1255. unsigned long flags;
  1256. if (debug_level >= DEBUG_LEVEL_INFO)
  1257. printk("%s(%d):%s throttle() entry\n",
  1258. __FILE__,__LINE__, info->device_name );
  1259. if (sanity_check(info, tty->name, "throttle"))
  1260. return;
  1261. if (I_IXOFF(tty))
  1262. send_xchar(tty, STOP_CHAR(tty));
  1263. if (tty->termios->c_cflag & CRTSCTS) {
  1264. spin_lock_irqsave(&info->lock,flags);
  1265. info->serial_signals &= ~SerialSignal_RTS;
  1266. set_signals(info);
  1267. spin_unlock_irqrestore(&info->lock,flags);
  1268. }
  1269. }
  1270. /* Signal remote device to stop throttling send data (our receive data)
  1271. */
  1272. static void unthrottle(struct tty_struct * tty)
  1273. {
  1274. SLMP_INFO *info = tty->driver_data;
  1275. unsigned long flags;
  1276. if (debug_level >= DEBUG_LEVEL_INFO)
  1277. printk("%s(%d):%s unthrottle() entry\n",
  1278. __FILE__,__LINE__, info->device_name );
  1279. if (sanity_check(info, tty->name, "unthrottle"))
  1280. return;
  1281. if (I_IXOFF(tty)) {
  1282. if (info->x_char)
  1283. info->x_char = 0;
  1284. else
  1285. send_xchar(tty, START_CHAR(tty));
  1286. }
  1287. if (tty->termios->c_cflag & CRTSCTS) {
  1288. spin_lock_irqsave(&info->lock,flags);
  1289. info->serial_signals |= SerialSignal_RTS;
  1290. set_signals(info);
  1291. spin_unlock_irqrestore(&info->lock,flags);
  1292. }
  1293. }
  1294. /* set or clear transmit break condition
  1295. * break_state -1=set break condition, 0=clear
  1296. */
  1297. static int set_break(struct tty_struct *tty, int break_state)
  1298. {
  1299. unsigned char RegValue;
  1300. SLMP_INFO * info = tty->driver_data;
  1301. unsigned long flags;
  1302. if (debug_level >= DEBUG_LEVEL_INFO)
  1303. printk("%s(%d):%s set_break(%d)\n",
  1304. __FILE__,__LINE__, info->device_name, break_state);
  1305. if (sanity_check(info, tty->name, "set_break"))
  1306. return -EINVAL;
  1307. spin_lock_irqsave(&info->lock,flags);
  1308. RegValue = read_reg(info, CTL);
  1309. if (break_state == -1)
  1310. RegValue |= BIT3;
  1311. else
  1312. RegValue &= ~BIT3;
  1313. write_reg(info, CTL, RegValue);
  1314. spin_unlock_irqrestore(&info->lock,flags);
  1315. return 0;
  1316. }
  1317. #if SYNCLINK_GENERIC_HDLC
  1318. /**
  1319. * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
  1320. * set encoding and frame check sequence (FCS) options
  1321. *
  1322. * dev pointer to network device structure
  1323. * encoding serial encoding setting
  1324. * parity FCS setting
  1325. *
  1326. * returns 0 if success, otherwise error code
  1327. */
  1328. static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
  1329. unsigned short parity)
  1330. {
  1331. SLMP_INFO *info = dev_to_port(dev);
  1332. unsigned char new_encoding;
  1333. unsigned short new_crctype;
  1334. /* return error if TTY interface open */
  1335. if (info->port.count)
  1336. return -EBUSY;
  1337. switch (encoding)
  1338. {
  1339. case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
  1340. case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
  1341. case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
  1342. case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
  1343. case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
  1344. default: return -EINVAL;
  1345. }
  1346. switch (parity)
  1347. {
  1348. case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
  1349. case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
  1350. case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
  1351. default: return -EINVAL;
  1352. }
  1353. info->params.encoding = new_encoding;
  1354. info->params.crc_type = new_crctype;
  1355. /* if network interface up, reprogram hardware */
  1356. if (info->netcount)
  1357. program_hw(info);
  1358. return 0;
  1359. }
  1360. /**
  1361. * called by generic HDLC layer to send frame
  1362. *
  1363. * skb socket buffer containing HDLC frame
  1364. * dev pointer to network device structure
  1365. */
  1366. static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
  1367. struct net_device *dev)
  1368. {
  1369. SLMP_INFO *info = dev_to_port(dev);
  1370. unsigned long flags;
  1371. if (debug_level >= DEBUG_LEVEL_INFO)
  1372. printk(KERN_INFO "%s:hdlc_xmit(%s)\n",__FILE__,dev->name);
  1373. /* stop sending until this frame completes */
  1374. netif_stop_queue(dev);
  1375. /* copy data to device buffers */
  1376. info->tx_count = skb->len;
  1377. tx_load_dma_buffer(info, skb->data, skb->len);
  1378. /* update network statistics */
  1379. dev->stats.tx_packets++;
  1380. dev->stats.tx_bytes += skb->len;
  1381. /* done with socket buffer, so free it */
  1382. dev_kfree_skb(skb);
  1383. /* save start time for transmit timeout detection */
  1384. dev->trans_start = jiffies;
  1385. /* start hardware transmitter if necessary */
  1386. spin_lock_irqsave(&info->lock,flags);
  1387. if (!info->tx_active)
  1388. tx_start(info);
  1389. spin_unlock_irqrestore(&info->lock,flags);
  1390. return NETDEV_TX_OK;
  1391. }
  1392. /**
  1393. * called by network layer when interface enabled
  1394. * claim resources and initialize hardware
  1395. *
  1396. * dev pointer to network device structure
  1397. *
  1398. * returns 0 if success, otherwise error code
  1399. */
  1400. static int hdlcdev_open(struct net_device *dev)
  1401. {
  1402. SLMP_INFO *info = dev_to_port(dev);
  1403. int rc;
  1404. unsigned long flags;
  1405. if (debug_level >= DEBUG_LEVEL_INFO)
  1406. printk("%s:hdlcdev_open(%s)\n",__FILE__,dev->name);
  1407. /* generic HDLC layer open processing */
  1408. if ((rc = hdlc_open(dev)))
  1409. return rc;
  1410. /* arbitrate between network and tty opens */
  1411. spin_lock_irqsave(&info->netlock, flags);
  1412. if (info->port.count != 0 || info->netcount != 0) {
  1413. printk(KERN_WARNING "%s: hdlc_open returning busy\n", dev->name);
  1414. spin_unlock_irqrestore(&info->netlock, flags);
  1415. return -EBUSY;
  1416. }
  1417. info->netcount=1;
  1418. spin_unlock_irqrestore(&info->netlock, flags);
  1419. /* claim resources and init adapter */
  1420. if ((rc = startup(info)) != 0) {
  1421. spin_lock_irqsave(&info->netlock, flags);
  1422. info->netcount=0;
  1423. spin_unlock_irqrestore(&info->netlock, flags);
  1424. return rc;
  1425. }
  1426. /* assert DTR and RTS, apply hardware settings */
  1427. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  1428. program_hw(info);
  1429. /* enable network layer transmit */
  1430. dev->trans_start = jiffies;
  1431. netif_start_queue(dev);
  1432. /* inform generic HDLC layer of current DCD status */
  1433. spin_lock_irqsave(&info->lock, flags);
  1434. get_signals(info);
  1435. spin_unlock_irqrestore(&info->lock, flags);
  1436. if (info->serial_signals & SerialSignal_DCD)
  1437. netif_carrier_on(dev);
  1438. else
  1439. netif_carrier_off(dev);
  1440. return 0;
  1441. }
  1442. /**
  1443. * called by network layer when interface is disabled
  1444. * shutdown hardware and release resources
  1445. *
  1446. * dev pointer to network device structure
  1447. *
  1448. * returns 0 if success, otherwise error code
  1449. */
  1450. static int hdlcdev_close(struct net_device *dev)
  1451. {
  1452. SLMP_INFO *info = dev_to_port(dev);
  1453. unsigned long flags;
  1454. if (debug_level >= DEBUG_LEVEL_INFO)
  1455. printk("%s:hdlcdev_close(%s)\n",__FILE__,dev->name);
  1456. netif_stop_queue(dev);
  1457. /* shutdown adapter and release resources */
  1458. shutdown(info);
  1459. hdlc_close(dev);
  1460. spin_lock_irqsave(&info->netlock, flags);
  1461. info->netcount=0;
  1462. spin_unlock_irqrestore(&info->netlock, flags);
  1463. return 0;
  1464. }
  1465. /**
  1466. * called by network layer to process IOCTL call to network device
  1467. *
  1468. * dev pointer to network device structure
  1469. * ifr pointer to network interface request structure
  1470. * cmd IOCTL command code
  1471. *
  1472. * returns 0 if success, otherwise error code
  1473. */
  1474. static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1475. {
  1476. const size_t size = sizeof(sync_serial_settings);
  1477. sync_serial_settings new_line;
  1478. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  1479. SLMP_INFO *info = dev_to_port(dev);
  1480. unsigned int flags;
  1481. if (debug_level >= DEBUG_LEVEL_INFO)
  1482. printk("%s:hdlcdev_ioctl(%s)\n",__FILE__,dev->name);
  1483. /* return error if TTY interface open */
  1484. if (info->port.count)
  1485. return -EBUSY;
  1486. if (cmd != SIOCWANDEV)
  1487. return hdlc_ioctl(dev, ifr, cmd);
  1488. switch(ifr->ifr_settings.type) {
  1489. case IF_GET_IFACE: /* return current sync_serial_settings */
  1490. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  1491. if (ifr->ifr_settings.size < size) {
  1492. ifr->ifr_settings.size = size; /* data size wanted */
  1493. return -ENOBUFS;
  1494. }
  1495. flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1496. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1497. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1498. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  1499. switch (flags){
  1500. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
  1501. case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
  1502. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
  1503. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
  1504. default: new_line.clock_type = CLOCK_DEFAULT;
  1505. }
  1506. new_line.clock_rate = info->params.clock_speed;
  1507. new_line.loopback = info->params.loopback ? 1:0;
  1508. if (copy_to_user(line, &new_line, size))
  1509. return -EFAULT;
  1510. return 0;
  1511. case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
  1512. if(!capable(CAP_NET_ADMIN))
  1513. return -EPERM;
  1514. if (copy_from_user(&new_line, line, size))
  1515. return -EFAULT;
  1516. switch (new_line.clock_type)
  1517. {
  1518. case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
  1519. case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
  1520. case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
  1521. case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
  1522. case CLOCK_DEFAULT: flags = info->params.flags &
  1523. (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1524. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1525. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1526. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
  1527. default: return -EINVAL;
  1528. }
  1529. if (new_line.loopback != 0 && new_line.loopback != 1)
  1530. return -EINVAL;
  1531. info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  1532. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  1533. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  1534. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  1535. info->params.flags |= flags;
  1536. info->params.loopback = new_line.loopback;
  1537. if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
  1538. info->params.clock_speed = new_line.clock_rate;
  1539. else
  1540. info->params.clock_speed = 0;
  1541. /* if network interface up, reprogram hardware */
  1542. if (info->netcount)
  1543. program_hw(info);
  1544. return 0;
  1545. default:
  1546. return hdlc_ioctl(dev, ifr, cmd);
  1547. }
  1548. }
  1549. /**
  1550. * called by network layer when transmit timeout is detected
  1551. *
  1552. * dev pointer to network device structure
  1553. */
  1554. static void hdlcdev_tx_timeout(struct net_device *dev)
  1555. {
  1556. SLMP_INFO *info = dev_to_port(dev);
  1557. unsigned long flags;
  1558. if (debug_level >= DEBUG_LEVEL_INFO)
  1559. printk("hdlcdev_tx_timeout(%s)\n",dev->name);
  1560. dev->stats.tx_errors++;
  1561. dev->stats.tx_aborted_errors++;
  1562. spin_lock_irqsave(&info->lock,flags);
  1563. tx_stop(info);
  1564. spin_unlock_irqrestore(&info->lock,flags);
  1565. netif_wake_queue(dev);
  1566. }
  1567. /**
  1568. * called by device driver when transmit completes
  1569. * reenable network layer transmit if stopped
  1570. *
  1571. * info pointer to device instance information
  1572. */
  1573. static void hdlcdev_tx_done(SLMP_INFO *info)
  1574. {
  1575. if (netif_queue_stopped(info->netdev))
  1576. netif_wake_queue(info->netdev);
  1577. }
  1578. /**
  1579. * called by device driver when frame received
  1580. * pass frame to network layer
  1581. *
  1582. * info pointer to device instance information
  1583. * buf pointer to buffer contianing frame data
  1584. * size count of data bytes in buf
  1585. */
  1586. static void hdlcdev_rx(SLMP_INFO *info, char *buf, int size)
  1587. {
  1588. struct sk_buff *skb = dev_alloc_skb(size);
  1589. struct net_device *dev = info->netdev;
  1590. if (debug_level >= DEBUG_LEVEL_INFO)
  1591. printk("hdlcdev_rx(%s)\n",dev->name);
  1592. if (skb == NULL) {
  1593. printk(KERN_NOTICE "%s: can't alloc skb, dropping packet\n",
  1594. dev->name);
  1595. dev->stats.rx_dropped++;
  1596. return;
  1597. }
  1598. memcpy(skb_put(skb, size), buf, size);
  1599. skb->protocol = hdlc_type_trans(skb, dev);
  1600. dev->stats.rx_packets++;
  1601. dev->stats.rx_bytes += size;
  1602. netif_rx(skb);
  1603. }
  1604. static const struct net_device_ops hdlcdev_ops = {
  1605. .ndo_open = hdlcdev_open,
  1606. .ndo_stop = hdlcdev_close,
  1607. .ndo_change_mtu = hdlc_change_mtu,
  1608. .ndo_start_xmit = hdlc_start_xmit,
  1609. .ndo_do_ioctl = hdlcdev_ioctl,
  1610. .ndo_tx_timeout = hdlcdev_tx_timeout,
  1611. };
  1612. /**
  1613. * called by device driver when adding device instance
  1614. * do generic HDLC initialization
  1615. *
  1616. * info pointer to device instance information
  1617. *
  1618. * returns 0 if success, otherwise error code
  1619. */
  1620. static int hdlcdev_init(SLMP_INFO *info)
  1621. {
  1622. int rc;
  1623. struct net_device *dev;
  1624. hdlc_device *hdlc;
  1625. /* allocate and initialize network and HDLC layer objects */
  1626. if (!(dev = alloc_hdlcdev(info))) {
  1627. printk(KERN_ERR "%s:hdlc device allocation failure\n",__FILE__);
  1628. return -ENOMEM;
  1629. }
  1630. /* for network layer reporting purposes only */
  1631. dev->mem_start = info->phys_sca_base;
  1632. dev->mem_end = info->phys_sca_base + SCA_BASE_SIZE - 1;
  1633. dev->irq = info->irq_level;
  1634. /* network layer callbacks and settings */
  1635. dev->netdev_ops = &hdlcdev_ops;
  1636. dev->watchdog_timeo = 10 * HZ;
  1637. dev->tx_queue_len = 50;
  1638. /* generic HDLC layer callbacks and settings */
  1639. hdlc = dev_to_hdlc(dev);
  1640. hdlc->attach = hdlcdev_attach;
  1641. hdlc->xmit = hdlcdev_xmit;
  1642. /* register objects with HDLC layer */
  1643. if ((rc = register_hdlc_device(dev))) {
  1644. printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
  1645. free_netdev(dev);
  1646. return rc;
  1647. }
  1648. info->netdev = dev;
  1649. return 0;
  1650. }
  1651. /**
  1652. * called by device driver when removing device instance
  1653. * do generic HDLC cleanup
  1654. *
  1655. * info pointer to device instance information
  1656. */
  1657. static void hdlcdev_exit(SLMP_INFO *info)
  1658. {
  1659. unregister_hdlc_device(info->netdev);
  1660. free_netdev(info->netdev);
  1661. info->netdev = NULL;
  1662. }
  1663. #endif /* CONFIG_HDLC */
  1664. /* Return next bottom half action to perform.
  1665. * Return Value: BH action code or 0 if nothing to do.
  1666. */
  1667. static int bh_action(SLMP_INFO *info)
  1668. {
  1669. unsigned long flags;
  1670. int rc = 0;
  1671. spin_lock_irqsave(&info->lock,flags);
  1672. if (info->pending_bh & BH_RECEIVE) {
  1673. info->pending_bh &= ~BH_RECEIVE;
  1674. rc = BH_RECEIVE;
  1675. } else if (info->pending_bh & BH_TRANSMIT) {
  1676. info->pending_bh &= ~BH_TRANSMIT;
  1677. rc = BH_TRANSMIT;
  1678. } else if (info->pending_bh & BH_STATUS) {
  1679. info->pending_bh &= ~BH_STATUS;
  1680. rc = BH_STATUS;
  1681. }
  1682. if (!rc) {
  1683. /* Mark BH routine as complete */
  1684. info->bh_running = false;
  1685. info->bh_requested = false;
  1686. }
  1687. spin_unlock_irqrestore(&info->lock,flags);
  1688. return rc;
  1689. }
  1690. /* Perform bottom half processing of work items queued by ISR.
  1691. */
  1692. static void bh_handler(struct work_struct *work)
  1693. {
  1694. SLMP_INFO *info = container_of(work, SLMP_INFO, task);
  1695. int action;
  1696. if (!info)
  1697. return;
  1698. if ( debug_level >= DEBUG_LEVEL_BH )
  1699. printk( "%s(%d):%s bh_handler() entry\n",
  1700. __FILE__,__LINE__,info->device_name);
  1701. info->bh_running = true;
  1702. while((action = bh_action(info)) != 0) {
  1703. /* Process work item */
  1704. if ( debug_level >= DEBUG_LEVEL_BH )
  1705. printk( "%s(%d):%s bh_handler() work item action=%d\n",
  1706. __FILE__,__LINE__,info->device_name, action);
  1707. switch (action) {
  1708. case BH_RECEIVE:
  1709. bh_receive(info);
  1710. break;
  1711. case BH_TRANSMIT:
  1712. bh_transmit(info);
  1713. break;
  1714. case BH_STATUS:
  1715. bh_status(info);
  1716. break;
  1717. default:
  1718. /* unknown work item ID */
  1719. printk("%s(%d):%s Unknown work item ID=%08X!\n",
  1720. __FILE__,__LINE__,info->device_name,action);
  1721. break;
  1722. }
  1723. }
  1724. if ( debug_level >= DEBUG_LEVEL_BH )
  1725. printk( "%s(%d):%s bh_handler() exit\n",
  1726. __FILE__,__LINE__,info->device_name);
  1727. }
  1728. static void bh_receive(SLMP_INFO *info)
  1729. {
  1730. if ( debug_level >= DEBUG_LEVEL_BH )
  1731. printk( "%s(%d):%s bh_receive()\n",
  1732. __FILE__,__LINE__,info->device_name);
  1733. while( rx_get_frame(info) );
  1734. }
  1735. static void bh_transmit(SLMP_INFO *info)
  1736. {
  1737. struct tty_struct *tty = info->port.tty;
  1738. if ( debug_level >= DEBUG_LEVEL_BH )
  1739. printk( "%s(%d):%s bh_transmit() entry\n",
  1740. __FILE__,__LINE__,info->device_name);
  1741. if (tty)
  1742. tty_wakeup(tty);
  1743. }
  1744. static void bh_status(SLMP_INFO *info)
  1745. {
  1746. if ( debug_level >= DEBUG_LEVEL_BH )
  1747. printk( "%s(%d):%s bh_status() entry\n",
  1748. __FILE__,__LINE__,info->device_name);
  1749. info->ri_chkcount = 0;
  1750. info->dsr_chkcount = 0;
  1751. info->dcd_chkcount = 0;
  1752. info->cts_chkcount = 0;
  1753. }
  1754. static void isr_timer(SLMP_INFO * info)
  1755. {
  1756. unsigned char timer = (info->port_num & 1) ? TIMER2 : TIMER0;
  1757. /* IER2<7..4> = timer<3..0> interrupt enables (0=disabled) */
  1758. write_reg(info, IER2, 0);
  1759. /* TMCS, Timer Control/Status Register
  1760. *
  1761. * 07 CMF, Compare match flag (read only) 1=match
  1762. * 06 ECMI, CMF Interrupt Enable: 0=disabled
  1763. * 05 Reserved, must be 0
  1764. * 04 TME, Timer Enable
  1765. * 03..00 Reserved, must be 0
  1766. *
  1767. * 0000 0000
  1768. */
  1769. write_reg(info, (unsigned char)(timer + TMCS), 0);
  1770. info->irq_occurred = true;
  1771. if ( debug_level >= DEBUG_LEVEL_ISR )
  1772. printk("%s(%d):%s isr_timer()\n",
  1773. __FILE__,__LINE__,info->device_name);
  1774. }
  1775. static void isr_rxint(SLMP_INFO * info)
  1776. {
  1777. struct tty_struct *tty = info->port.tty;
  1778. struct mgsl_icount *icount = &info->icount;
  1779. unsigned char status = read_reg(info, SR1) & info->ie1_value & (FLGD + IDLD + CDCD + BRKD);
  1780. unsigned char status2 = read_reg(info, SR2) & info->ie2_value & OVRN;
  1781. /* clear status bits */
  1782. if (status)
  1783. write_reg(info, SR1, status);
  1784. if (status2)
  1785. write_reg(info, SR2, status2);
  1786. if ( debug_level >= DEBUG_LEVEL_ISR )
  1787. printk("%s(%d):%s isr_rxint status=%02X %02x\n",
  1788. __FILE__,__LINE__,info->device_name,status,status2);
  1789. if (info->params.mode == MGSL_MODE_ASYNC) {
  1790. if (status & BRKD) {
  1791. icount->brk++;
  1792. /* process break detection if tty control
  1793. * is not set to ignore it
  1794. */
  1795. if ( tty ) {
  1796. if (!(status & info->ignore_status_mask1)) {
  1797. if (info->read_status_mask1 & BRKD) {
  1798. tty_insert_flip_char(tty, 0, TTY_BREAK);
  1799. if (info->port.flags & ASYNC_SAK)
  1800. do_SAK(tty);
  1801. }
  1802. }
  1803. }
  1804. }
  1805. }
  1806. else {
  1807. if (status & (FLGD|IDLD)) {
  1808. if (status & FLGD)
  1809. info->icount.exithunt++;
  1810. else if (status & IDLD)
  1811. info->icount.rxidle++;
  1812. wake_up_interruptible(&info->event_wait_q);
  1813. }
  1814. }
  1815. if (status & CDCD) {
  1816. /* simulate a common modem status change interrupt
  1817. * for our handler
  1818. */
  1819. get_signals( info );
  1820. isr_io_pin(info,
  1821. MISCSTATUS_DCD_LATCHED|(info->serial_signals&SerialSignal_DCD));
  1822. }
  1823. }
  1824. /*
  1825. * handle async rx data interrupts
  1826. */
  1827. static void isr_rxrdy(SLMP_INFO * info)
  1828. {
  1829. u16 status;
  1830. unsigned char DataByte;
  1831. struct tty_struct *tty = info->port.tty;
  1832. struct mgsl_icount *icount = &info->icount;
  1833. if ( debug_level >= DEBUG_LEVEL_ISR )
  1834. printk("%s(%d):%s isr_rxrdy\n",
  1835. __FILE__,__LINE__,info->device_name);
  1836. while((status = read_reg(info,CST0)) & BIT0)
  1837. {
  1838. int flag = 0;
  1839. bool over = false;
  1840. DataByte = read_reg(info,TRB);
  1841. icount->rx++;
  1842. if ( status & (PE + FRME + OVRN) ) {
  1843. printk("%s(%d):%s rxerr=%04X\n",
  1844. __FILE__,__LINE__,info->device_name,status);
  1845. /* update error statistics */
  1846. if (status & PE)
  1847. icount->parity++;
  1848. else if (status & FRME)
  1849. icount->frame++;
  1850. else if (status & OVRN)
  1851. icount->overrun++;
  1852. /* discard char if tty control flags say so */
  1853. if (status & info->ignore_status_mask2)
  1854. continue;
  1855. status &= info->read_status_mask2;
  1856. if ( tty ) {
  1857. if (status & PE)
  1858. flag = TTY_PARITY;
  1859. else if (status & FRME)
  1860. flag = TTY_FRAME;
  1861. if (status & OVRN) {
  1862. /* Overrun is special, since it's
  1863. * reported immediately, and doesn't
  1864. * affect the current character
  1865. */
  1866. over = true;
  1867. }
  1868. }
  1869. } /* end of if (error) */
  1870. if ( tty ) {
  1871. tty_insert_flip_char(tty, DataByte, flag);
  1872. if (over)
  1873. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  1874. }
  1875. }
  1876. if ( debug_level >= DEBUG_LEVEL_ISR ) {
  1877. printk("%s(%d):%s rx=%d brk=%d parity=%d frame=%d overrun=%d\n",
  1878. __FILE__,__LINE__,info->device_name,
  1879. icount->rx,icount->brk,icount->parity,
  1880. icount->frame,icount->overrun);
  1881. }
  1882. if ( tty )
  1883. tty_flip_buffer_push(tty);
  1884. }
  1885. static void isr_txeom(SLMP_INFO * info, unsigned char status)
  1886. {
  1887. if ( debug_level >= DEBUG_LEVEL_ISR )
  1888. printk("%s(%d):%s isr_txeom status=%02x\n",
  1889. __FILE__,__LINE__,info->device_name,status);
  1890. write_reg(info, TXDMA + DIR, 0x00); /* disable Tx DMA IRQs */
  1891. write_reg(info, TXDMA + DSR, 0xc0); /* clear IRQs and disable DMA */
  1892. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  1893. if (status & UDRN) {
  1894. write_reg(info, CMD, TXRESET);
  1895. write_reg(info, CMD, TXENABLE);
  1896. } else
  1897. write_reg(info, CMD, TXBUFCLR);
  1898. /* disable and clear tx interrupts */
  1899. info->ie0_value &= ~TXRDYE;
  1900. info->ie1_value &= ~(IDLE + UDRN);
  1901. write_reg16(info, IE0, (unsigned short)((info->ie1_value << 8) + info->ie0_value));
  1902. write_reg(info, SR1, (unsigned char)(UDRN + IDLE));
  1903. if ( info->tx_active ) {
  1904. if (info->params.mode != MGSL_MODE_ASYNC) {
  1905. if (status & UDRN)
  1906. info->icount.txunder++;
  1907. else if (status & IDLE)
  1908. info->icount.txok++;
  1909. }
  1910. info->tx_active = false;
  1911. info->tx_count = info->tx_put = info->tx_get = 0;
  1912. del_timer(&info->tx_timer);
  1913. if (info->params.mode != MGSL_MODE_ASYNC && info->drop_rts_on_tx_done ) {
  1914. info->serial_signals &= ~SerialSignal_RTS;
  1915. info->drop_rts_on_tx_done = false;
  1916. set_signals(info);
  1917. }
  1918. #if SYNCLINK_GENERIC_HDLC
  1919. if (info->netcount)
  1920. hdlcdev_tx_done(info);
  1921. else
  1922. #endif
  1923. {
  1924. if (info->port.tty && (info->port.tty->stopped || info->port.tty->hw_stopped)) {
  1925. tx_stop(info);
  1926. return;
  1927. }
  1928. info->pending_bh |= BH_TRANSMIT;
  1929. }
  1930. }
  1931. }
  1932. /*
  1933. * handle tx status interrupts
  1934. */
  1935. static void isr_txint(SLMP_INFO * info)
  1936. {
  1937. unsigned char status = read_reg(info, SR1) & info->ie1_value & (UDRN + IDLE + CCTS);
  1938. /* clear status bits */
  1939. write_reg(info, SR1, status);
  1940. if ( debug_level >= DEBUG_LEVEL_ISR )
  1941. printk("%s(%d):%s isr_txint status=%02x\n",
  1942. __FILE__,__LINE__,info->device_name,status);
  1943. if (status & (UDRN + IDLE))
  1944. isr_txeom(info, status);
  1945. if (status & CCTS) {
  1946. /* simulate a common modem status change interrupt
  1947. * for our handler
  1948. */
  1949. get_signals( info );
  1950. isr_io_pin(info,
  1951. MISCSTATUS_CTS_LATCHED|(info->serial_signals&SerialSignal_CTS));
  1952. }
  1953. }
  1954. /*
  1955. * handle async tx data interrupts
  1956. */
  1957. static void isr_txrdy(SLMP_INFO * info)
  1958. {
  1959. if ( debug_level >= DEBUG_LEVEL_ISR )
  1960. printk("%s(%d):%s isr_txrdy() tx_count=%d\n",
  1961. __FILE__,__LINE__,info->device_name,info->tx_count);
  1962. if (info->params.mode != MGSL_MODE_ASYNC) {
  1963. /* disable TXRDY IRQ, enable IDLE IRQ */
  1964. info->ie0_value &= ~TXRDYE;
  1965. info->ie1_value |= IDLE;
  1966. write_reg16(info, IE0, (unsigned short)((info->ie1_value << 8) + info->ie0_value));
  1967. return;
  1968. }
  1969. if (info->port.tty && (info->port.tty->stopped || info->port.tty->hw_stopped)) {
  1970. tx_stop(info);
  1971. return;
  1972. }
  1973. if ( info->tx_count )
  1974. tx_load_fifo( info );
  1975. else {
  1976. info->tx_active = false;
  1977. info->ie0_value &= ~TXRDYE;
  1978. write_reg(info, IE0, info->ie0_value);
  1979. }
  1980. if (info->tx_count < WAKEUP_CHARS)
  1981. info->pending_bh |= BH_TRANSMIT;
  1982. }
  1983. static void isr_rxdmaok(SLMP_INFO * info)
  1984. {
  1985. /* BIT7 = EOT (end of transfer)
  1986. * BIT6 = EOM (end of message/frame)
  1987. */
  1988. unsigned char status = read_reg(info,RXDMA + DSR) & 0xc0;
  1989. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  1990. write_reg(info, RXDMA + DSR, (unsigned char)(status | 1));
  1991. if ( debug_level >= DEBUG_LEVEL_ISR )
  1992. printk("%s(%d):%s isr_rxdmaok(), status=%02x\n",
  1993. __FILE__,__LINE__,info->device_name,status);
  1994. info->pending_bh |= BH_RECEIVE;
  1995. }
  1996. static void isr_rxdmaerror(SLMP_INFO * info)
  1997. {
  1998. /* BIT5 = BOF (buffer overflow)
  1999. * BIT4 = COF (counter overflow)
  2000. */
  2001. unsigned char status = read_reg(info,RXDMA + DSR) & 0x30;
  2002. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  2003. write_reg(info, RXDMA + DSR, (unsigned char)(status | 1));
  2004. if ( debug_level >= DEBUG_LEVEL_ISR )
  2005. printk("%s(%d):%s isr_rxdmaerror(), status=%02x\n",
  2006. __FILE__,__LINE__,info->device_name,status);
  2007. info->rx_overflow = true;
  2008. info->pending_bh |= BH_RECEIVE;
  2009. }
  2010. static void isr_txdmaok(SLMP_INFO * info)
  2011. {
  2012. unsigned char status_reg1 = read_reg(info, SR1);
  2013. write_reg(info, TXDMA + DIR, 0x00); /* disable Tx DMA IRQs */
  2014. write_reg(info, TXDMA + DSR, 0xc0); /* clear IRQs and disable DMA */
  2015. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  2016. if ( debug_level >= DEBUG_LEVEL_ISR )
  2017. printk("%s(%d):%s isr_txdmaok(), status=%02x\n",
  2018. __FILE__,__LINE__,info->device_name,status_reg1);
  2019. /* program TXRDY as FIFO empty flag, enable TXRDY IRQ */
  2020. write_reg16(info, TRC0, 0);
  2021. info->ie0_value |= TXRDYE;
  2022. write_reg(info, IE0, info->ie0_value);
  2023. }
  2024. static void isr_txdmaerror(SLMP_INFO * info)
  2025. {
  2026. /* BIT5 = BOF (buffer overflow)
  2027. * BIT4 = COF (counter overflow)
  2028. */
  2029. unsigned char status = read_reg(info,TXDMA + DSR) & 0x30;
  2030. /* clear IRQ (BIT0 must be 1 to prevent clearing DE bit) */
  2031. write_reg(info, TXDMA + DSR, (unsigned char)(status | 1));
  2032. if ( debug_level >= DEBUG_LEVEL_ISR )
  2033. printk("%s(%d):%s isr_txdmaerror(), status=%02x\n",
  2034. __FILE__,__LINE__,info->device_name,status);
  2035. }
  2036. /* handle input serial signal changes
  2037. */
  2038. static void isr_io_pin( SLMP_INFO *info, u16 status )
  2039. {
  2040. struct mgsl_icount *icount;
  2041. if ( debug_level >= DEBUG_LEVEL_ISR )
  2042. printk("%s(%d):isr_io_pin status=%04X\n",
  2043. __FILE__,__LINE__,status);
  2044. if (status & (MISCSTATUS_CTS_LATCHED | MISCSTATUS_DCD_LATCHED |
  2045. MISCSTATUS_DSR_LATCHED | MISCSTATUS_RI_LATCHED) ) {
  2046. icount = &info->icount;
  2047. /* update input line counters */
  2048. if (status & MISCSTATUS_RI_LATCHED) {
  2049. icount->rng++;
  2050. if ( status & SerialSignal_RI )
  2051. info->input_signal_events.ri_up++;
  2052. else
  2053. info->input_signal_events.ri_down++;
  2054. }
  2055. if (status & MISCSTATUS_DSR_LATCHED) {
  2056. icount->dsr++;
  2057. if ( status & SerialSignal_DSR )
  2058. info->input_signal_events.dsr_up++;
  2059. else
  2060. info->input_signal_events.dsr_down++;
  2061. }
  2062. if (status & MISCSTATUS_DCD_LATCHED) {
  2063. if ((info->dcd_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT) {
  2064. info->ie1_value &= ~CDCD;
  2065. write_reg(info, IE1, info->ie1_value);
  2066. }
  2067. icount->dcd++;
  2068. if (status & SerialSignal_DCD) {
  2069. info->input_signal_events.dcd_up++;
  2070. } else
  2071. info->input_signal_events.dcd_down++;
  2072. #if SYNCLINK_GENERIC_HDLC
  2073. if (info->netcount) {
  2074. if (status & SerialSignal_DCD)
  2075. netif_carrier_on(info->netdev);
  2076. else
  2077. netif_carrier_off(info->netdev);
  2078. }
  2079. #endif
  2080. }
  2081. if (status & MISCSTATUS_CTS_LATCHED)
  2082. {
  2083. if ((info->cts_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT) {
  2084. info->ie1_value &= ~CCTS;
  2085. write_reg(info, IE1, info->ie1_value);
  2086. }
  2087. icount->cts++;
  2088. if ( status & SerialSignal_CTS )
  2089. info->input_signal_events.cts_up++;
  2090. else
  2091. info->input_signal_events.cts_down++;
  2092. }
  2093. wake_up_interruptible(&info->status_event_wait_q);
  2094. wake_up_interruptible(&info->event_wait_q);
  2095. if ( (info->port.flags & ASYNC_CHECK_CD) &&
  2096. (status & MISCSTATUS_DCD_LATCHED) ) {
  2097. if ( debug_level >= DEBUG_LEVEL_ISR )
  2098. printk("%s CD now %s...", info->device_name,
  2099. (status & SerialSignal_DCD) ? "on" : "off");
  2100. if (status & SerialSignal_DCD)
  2101. wake_up_interruptible(&info->port.open_wait);
  2102. else {
  2103. if ( debug_level >= DEBUG_LEVEL_ISR )
  2104. printk("doing serial hangup...");
  2105. if (info->port.tty)
  2106. tty_hangup(info->port.tty);
  2107. }
  2108. }
  2109. if ( (info->port.flags & ASYNC_CTS_FLOW) &&
  2110. (status & MISCSTATUS_CTS_LATCHED) ) {
  2111. if ( info->port.tty ) {
  2112. if (info->port.tty->hw_stopped) {
  2113. if (status & SerialSignal_CTS) {
  2114. if ( debug_level >= DEBUG_LEVEL_ISR )
  2115. printk("CTS tx start...");
  2116. info->port.tty->hw_stopped = 0;
  2117. tx_start(info);
  2118. info->pending_bh |= BH_TRANSMIT;
  2119. return;
  2120. }
  2121. } else {
  2122. if (!(status & SerialSignal_CTS)) {
  2123. if ( debug_level >= DEBUG_LEVEL_ISR )
  2124. printk("CTS tx stop...");
  2125. info->port.tty->hw_stopped = 1;
  2126. tx_stop(info);
  2127. }
  2128. }
  2129. }
  2130. }
  2131. }
  2132. info->pending_bh |= BH_STATUS;
  2133. }
  2134. /* Interrupt service routine entry point.
  2135. *
  2136. * Arguments:
  2137. * irq interrupt number that caused interrupt
  2138. * dev_id device ID supplied during interrupt registration
  2139. * regs interrupted processor context
  2140. */
  2141. static irqreturn_t synclinkmp_interrupt(int dummy, void *dev_id)
  2142. {
  2143. SLMP_INFO *info = dev_id;
  2144. unsigned char status, status0, status1=0;
  2145. unsigned char dmastatus, dmastatus0, dmastatus1=0;
  2146. unsigned char timerstatus0, timerstatus1=0;
  2147. unsigned char shift;
  2148. unsigned int i;
  2149. unsigned short tmp;
  2150. if ( debug_level >= DEBUG_LEVEL_ISR )
  2151. printk(KERN_DEBUG "%s(%d): synclinkmp_interrupt(%d)entry.\n",
  2152. __FILE__, __LINE__, info->irq_level);
  2153. spin_lock(&info->lock);
  2154. for(;;) {
  2155. /* get status for SCA0 (ports 0-1) */
  2156. tmp = read_reg16(info, ISR0); /* get ISR0 and ISR1 in one read */
  2157. status0 = (unsigned char)tmp;
  2158. dmastatus0 = (unsigned char)(tmp>>8);
  2159. timerstatus0 = read_reg(info, ISR2);
  2160. if ( debug_level >= DEBUG_LEVEL_ISR )
  2161. printk(KERN_DEBUG "%s(%d):%s status0=%02x, dmastatus0=%02x, timerstatus0=%02x\n",
  2162. __FILE__, __LINE__, info->device_name,
  2163. status0, dmastatus0, timerstatus0);
  2164. if (info->port_count == 4) {
  2165. /* get status for SCA1 (ports 2-3) */
  2166. tmp = read_reg16(info->port_array[2], ISR0);
  2167. status1 = (unsigned char)tmp;
  2168. dmastatus1 = (unsigned char)(tmp>>8);
  2169. timerstatus1 = read_reg(info->port_array[2], ISR2);
  2170. if ( debug_level >= DEBUG_LEVEL_ISR )
  2171. printk("%s(%d):%s status1=%02x, dmastatus1=%02x, timerstatus1=%02x\n",
  2172. __FILE__,__LINE__,info->device_name,
  2173. status1,dmastatus1,timerstatus1);
  2174. }
  2175. if (!status0 && !dmastatus0 && !timerstatus0 &&
  2176. !status1 && !dmastatus1 && !timerstatus1)
  2177. break;
  2178. for(i=0; i < info->port_count ; i++) {
  2179. if (info->port_array[i] == NULL)
  2180. continue;
  2181. if (i < 2) {
  2182. status = status0;
  2183. dmastatus = dmastatus0;
  2184. } else {
  2185. status = status1;
  2186. dmastatus = dmastatus1;
  2187. }
  2188. shift = i & 1 ? 4 :0;
  2189. if (status & BIT0 << shift)
  2190. isr_rxrdy(info->port_array[i]);
  2191. if (status & BIT1 << shift)
  2192. isr_txrdy(info->port_array[i]);
  2193. if (status & BIT2 << shift)
  2194. isr_rxint(info->port_array[i]);
  2195. if (status & BIT3 << shift)
  2196. isr_txint(info->port_array[i]);
  2197. if (dmastatus & BIT0 << shift)
  2198. isr_rxdmaerror(info->port_array[i]);
  2199. if (dmastatus & BIT1 << shift)
  2200. isr_rxdmaok(info->port_array[i]);
  2201. if (dmastatus & BIT2 << shift)
  2202. isr_txdmaerror(info->port_array[i]);
  2203. if (dmastatus & BIT3 << shift)
  2204. isr_txdmaok(info->port_array[i]);
  2205. }
  2206. if (timerstatus0 & (BIT5 | BIT4))
  2207. isr_timer(info->port_array[0]);
  2208. if (timerstatus0 & (BIT7 | BIT6))
  2209. isr_timer(info->port_array[1]);
  2210. if (timerstatus1 & (BIT5 | BIT4))
  2211. isr_timer(info->port_array[2]);
  2212. if (timerstatus1 & (BIT7 | BIT6))
  2213. isr_timer(info->port_array[3]);
  2214. }
  2215. for(i=0; i < info->port_count ; i++) {
  2216. SLMP_INFO * port = info->port_array[i];
  2217. /* Request bottom half processing if there's something
  2218. * for it to do and the bh is not already running.
  2219. *
  2220. * Note: startup adapter diags require interrupts.
  2221. * do not request bottom half processing if the
  2222. * device is not open in a normal mode.
  2223. */
  2224. if ( port && (port->port.count || port->netcount) &&
  2225. port->pending_bh && !port->bh_running &&
  2226. !port->bh_requested ) {
  2227. if ( debug_level >= DEBUG_LEVEL_ISR )
  2228. printk("%s(%d):%s queueing bh task.\n",
  2229. __FILE__,__LINE__,port->device_name);
  2230. schedule_work(&port->task);
  2231. port->bh_requested = true;
  2232. }
  2233. }
  2234. spin_unlock(&info->lock);
  2235. if ( debug_level >= DEBUG_LEVEL_ISR )
  2236. printk(KERN_DEBUG "%s(%d):synclinkmp_interrupt(%d)exit.\n",
  2237. __FILE__, __LINE__, info->irq_level);
  2238. return IRQ_HANDLED;
  2239. }
  2240. /* Initialize and start device.
  2241. */
  2242. static int startup(SLMP_INFO * info)
  2243. {
  2244. if ( debug_level >= DEBUG_LEVEL_INFO )
  2245. printk("%s(%d):%s tx_releaseup()\n",__FILE__,__LINE__,info->device_name);
  2246. if (info->port.flags & ASYNC_INITIALIZED)
  2247. return 0;
  2248. if (!info->tx_buf) {
  2249. info->tx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
  2250. if (!info->tx_buf) {
  2251. printk(KERN_ERR"%s(%d):%s can't allocate transmit buffer\n",
  2252. __FILE__,__LINE__,info->device_name);
  2253. return -ENOMEM;
  2254. }
  2255. }
  2256. info->pending_bh = 0;
  2257. memset(&info->icount, 0, sizeof(info->icount));
  2258. /* program hardware for current parameters */
  2259. reset_port(info);
  2260. change_params(info);
  2261. mod_timer(&info->status_timer, jiffies + msecs_to_jiffies(10));
  2262. if (info->port.tty)
  2263. clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
  2264. info->port.flags |= ASYNC_INITIALIZED;
  2265. return 0;
  2266. }
  2267. /* Called by close() and hangup() to shutdown hardware
  2268. */
  2269. static void shutdown(SLMP_INFO * info)
  2270. {
  2271. unsigned long flags;
  2272. if (!(info->port.flags & ASYNC_INITIALIZED))
  2273. return;
  2274. if (debug_level >= DEBUG_LEVEL_INFO)
  2275. printk("%s(%d):%s synclinkmp_shutdown()\n",
  2276. __FILE__,__LINE__, info->device_name );
  2277. /* clear status wait queue because status changes */
  2278. /* can't happen after shutting down the hardware */
  2279. wake_up_interruptible(&info->status_event_wait_q);
  2280. wake_up_interruptible(&info->event_wait_q);
  2281. del_timer(&info->tx_timer);
  2282. del_timer(&info->status_timer);
  2283. kfree(info->tx_buf);
  2284. info->tx_buf = NULL;
  2285. spin_lock_irqsave(&info->lock,flags);
  2286. reset_port(info);
  2287. if (!info->port.tty || info->port.tty->termios->c_cflag & HUPCL) {
  2288. info->serial_signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
  2289. set_signals(info);
  2290. }
  2291. spin_unlock_irqrestore(&info->lock,flags);
  2292. if (info->port.tty)
  2293. set_bit(TTY_IO_ERROR, &info->port.tty->flags);
  2294. info->port.flags &= ~ASYNC_INITIALIZED;
  2295. }
  2296. static void program_hw(SLMP_INFO *info)
  2297. {
  2298. unsigned long flags;
  2299. spin_lock_irqsave(&info->lock,flags);
  2300. rx_stop(info);
  2301. tx_stop(info);
  2302. info->tx_count = info->tx_put = info->tx_get = 0;
  2303. if (info->params.mode == MGSL_MODE_HDLC || info->netcount)
  2304. hdlc_mode(info);
  2305. else
  2306. async_mode(info);
  2307. set_signals(info);
  2308. info->dcd_chkcount = 0;
  2309. info->cts_chkcount = 0;
  2310. info->ri_chkcount = 0;
  2311. info->dsr_chkcount = 0;
  2312. info->ie1_value |= (CDCD|CCTS);
  2313. write_reg(info, IE1, info->ie1_value);
  2314. get_signals(info);
  2315. if (info->netcount || (info->port.tty && info->port.tty->termios->c_cflag & CREAD) )
  2316. rx_start(info);
  2317. spin_unlock_irqrestore(&info->lock,flags);
  2318. }
  2319. /* Reconfigure adapter based on new parameters
  2320. */
  2321. static void change_params(SLMP_INFO *info)
  2322. {
  2323. unsigned cflag;
  2324. int bits_per_char;
  2325. if (!info->port.tty || !info->port.tty->termios)
  2326. return;
  2327. if (debug_level >= DEBUG_LEVEL_INFO)
  2328. printk("%s(%d):%s change_params()\n",
  2329. __FILE__,__LINE__, info->device_name );
  2330. cflag = info->port.tty->termios->c_cflag;
  2331. /* if B0 rate (hangup) specified then negate DTR and RTS */
  2332. /* otherwise assert DTR and RTS */
  2333. if (cflag & CBAUD)
  2334. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  2335. else
  2336. info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
  2337. /* byte size and parity */
  2338. switch (cflag & CSIZE) {
  2339. case CS5: info->params.data_bits = 5; break;
  2340. case CS6: info->params.data_bits = 6; break;
  2341. case CS7: info->params.data_bits = 7; break;
  2342. case CS8: info->params.data_bits = 8; break;
  2343. /* Never happens, but GCC is too dumb to figure it out */
  2344. default: info->params.data_bits = 7; break;
  2345. }
  2346. if (cflag & CSTOPB)
  2347. info->params.stop_bits = 2;
  2348. else
  2349. info->params.stop_bits = 1;
  2350. info->params.parity = ASYNC_PARITY_NONE;
  2351. if (cflag & PARENB) {
  2352. if (cflag & PARODD)
  2353. info->params.parity = ASYNC_PARITY_ODD;
  2354. else
  2355. info->params.parity = ASYNC_PARITY_EVEN;
  2356. #ifdef CMSPAR
  2357. if (cflag & CMSPAR)
  2358. info->params.parity = ASYNC_PARITY_SPACE;
  2359. #endif
  2360. }
  2361. /* calculate number of jiffies to transmit a full
  2362. * FIFO (32 bytes) at specified data rate
  2363. */
  2364. bits_per_char = info->params.data_bits +
  2365. info->params.stop_bits + 1;
  2366. /* if port data rate is set to 460800 or less then
  2367. * allow tty settings to override, otherwise keep the
  2368. * current data rate.
  2369. */
  2370. if (info->params.data_rate <= 460800) {
  2371. info->params.data_rate = tty_get_baud_rate(info->port.tty);
  2372. }
  2373. if ( info->params.data_rate ) {
  2374. info->timeout = (32*HZ*bits_per_char) /
  2375. info->params.data_rate;
  2376. }
  2377. info->timeout += HZ/50; /* Add .02 seconds of slop */
  2378. if (cflag & CRTSCTS)
  2379. info->port.flags |= ASYNC_CTS_FLOW;
  2380. else
  2381. info->port.flags &= ~ASYNC_CTS_FLOW;
  2382. if (cflag & CLOCAL)
  2383. info->port.flags &= ~ASYNC_CHECK_CD;
  2384. else
  2385. info->port.flags |= ASYNC_CHECK_CD;
  2386. /* process tty input control flags */
  2387. info->read_status_mask2 = OVRN;
  2388. if (I_INPCK(info->port.tty))
  2389. info->read_status_mask2 |= PE | FRME;
  2390. if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
  2391. info->read_status_mask1 |= BRKD;
  2392. if (I_IGNPAR(info->port.tty))
  2393. info->ignore_status_mask2 |= PE | FRME;
  2394. if (I_IGNBRK(info->port.tty)) {
  2395. info->ignore_status_mask1 |= BRKD;
  2396. /* If ignoring parity and break indicators, ignore
  2397. * overruns too. (For real raw support).
  2398. */
  2399. if (I_IGNPAR(info->port.tty))
  2400. info->ignore_status_mask2 |= OVRN;
  2401. }
  2402. program_hw(info);
  2403. }
  2404. static int get_stats(SLMP_INFO * info, struct mgsl_icount __user *user_icount)
  2405. {
  2406. int err;
  2407. if (debug_level >= DEBUG_LEVEL_INFO)
  2408. printk("%s(%d):%s get_params()\n",
  2409. __FILE__,__LINE__, info->device_name);
  2410. if (!user_icount) {
  2411. memset(&info->icount, 0, sizeof(info->icount));
  2412. } else {
  2413. COPY_TO_USER(err, user_icount, &info->icount, sizeof(struct mgsl_icount));
  2414. if (err)
  2415. return -EFAULT;
  2416. }
  2417. return 0;
  2418. }
  2419. static int get_params(SLMP_INFO * info, MGSL_PARAMS __user *user_params)
  2420. {
  2421. int err;
  2422. if (debug_level >= DEBUG_LEVEL_INFO)
  2423. printk("%s(%d):%s get_params()\n",
  2424. __FILE__,__LINE__, info->device_name);
  2425. COPY_TO_USER(err,user_params, &info->params, sizeof(MGSL_PARAMS));
  2426. if (err) {
  2427. if ( debug_level >= DEBUG_LEVEL_INFO )
  2428. printk( "%s(%d):%s get_params() user buffer copy failed\n",
  2429. __FILE__,__LINE__,info->device_name);
  2430. return -EFAULT;
  2431. }
  2432. return 0;
  2433. }
  2434. static int set_params(SLMP_INFO * info, MGSL_PARAMS __user *new_params)
  2435. {
  2436. unsigned long flags;
  2437. MGSL_PARAMS tmp_params;
  2438. int err;
  2439. if (debug_level >= DEBUG_LEVEL_INFO)
  2440. printk("%s(%d):%s set_params\n",
  2441. __FILE__,__LINE__,info->device_name );
  2442. COPY_FROM_USER(err,&tmp_params, new_params, sizeof(MGSL_PARAMS));
  2443. if (err) {
  2444. if ( debug_level >= DEBUG_LEVEL_INFO )
  2445. printk( "%s(%d):%s set_params() user buffer copy failed\n",
  2446. __FILE__,__LINE__,info->device_name);
  2447. return -EFAULT;
  2448. }
  2449. spin_lock_irqsave(&info->lock,flags);
  2450. memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
  2451. spin_unlock_irqrestore(&info->lock,flags);
  2452. change_params(info);
  2453. return 0;
  2454. }
  2455. static int get_txidle(SLMP_INFO * info, int __user *idle_mode)
  2456. {
  2457. int err;
  2458. if (debug_level >= DEBUG_LEVEL_INFO)
  2459. printk("%s(%d):%s get_txidle()=%d\n",
  2460. __FILE__,__LINE__, info->device_name, info->idle_mode);
  2461. COPY_TO_USER(err,idle_mode, &info->idle_mode, sizeof(int));
  2462. if (err) {
  2463. if ( debug_level >= DEBUG_LEVEL_INFO )
  2464. printk( "%s(%d):%s get_txidle() user buffer copy failed\n",
  2465. __FILE__,__LINE__,info->device_name);
  2466. return -EFAULT;
  2467. }
  2468. return 0;
  2469. }
  2470. static int set_txidle(SLMP_INFO * info, int idle_mode)
  2471. {
  2472. unsigned long flags;
  2473. if (debug_level >= DEBUG_LEVEL_INFO)
  2474. printk("%s(%d):%s set_txidle(%d)\n",
  2475. __FILE__,__LINE__,info->device_name, idle_mode );
  2476. spin_lock_irqsave(&info->lock,flags);
  2477. info->idle_mode = idle_mode;
  2478. tx_set_idle( info );
  2479. spin_unlock_irqrestore(&info->lock,flags);
  2480. return 0;
  2481. }
  2482. static int tx_enable(SLMP_INFO * info, int enable)
  2483. {
  2484. unsigned long flags;
  2485. if (debug_level >= DEBUG_LEVEL_INFO)
  2486. printk("%s(%d):%s tx_enable(%d)\n",
  2487. __FILE__,__LINE__,info->device_name, enable);
  2488. spin_lock_irqsave(&info->lock,flags);
  2489. if ( enable ) {
  2490. if ( !info->tx_enabled ) {
  2491. tx_start(info);
  2492. }
  2493. } else {
  2494. if ( info->tx_enabled )
  2495. tx_stop(info);
  2496. }
  2497. spin_unlock_irqrestore(&info->lock,flags);
  2498. return 0;
  2499. }
  2500. /* abort send HDLC frame
  2501. */
  2502. static int tx_abort(SLMP_INFO * info)
  2503. {
  2504. unsigned long flags;
  2505. if (debug_level >= DEBUG_LEVEL_INFO)
  2506. printk("%s(%d):%s tx_abort()\n",
  2507. __FILE__,__LINE__,info->device_name);
  2508. spin_lock_irqsave(&info->lock,flags);
  2509. if ( info->tx_active && info->params.mode == MGSL_MODE_HDLC ) {
  2510. info->ie1_value &= ~UDRN;
  2511. info->ie1_value |= IDLE;
  2512. write_reg(info, IE1, info->ie1_value); /* disable tx status interrupts */
  2513. write_reg(info, SR1, (unsigned char)(IDLE + UDRN)); /* clear pending */
  2514. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  2515. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  2516. write_reg(info, CMD, TXABORT);
  2517. }
  2518. spin_unlock_irqrestore(&info->lock,flags);
  2519. return 0;
  2520. }
  2521. static int rx_enable(SLMP_INFO * info, int enable)
  2522. {
  2523. unsigned long flags;
  2524. if (debug_level >= DEBUG_LEVEL_INFO)
  2525. printk("%s(%d):%s rx_enable(%d)\n",
  2526. __FILE__,__LINE__,info->device_name,enable);
  2527. spin_lock_irqsave(&info->lock,flags);
  2528. if ( enable ) {
  2529. if ( !info->rx_enabled )
  2530. rx_start(info);
  2531. } else {
  2532. if ( info->rx_enabled )
  2533. rx_stop(info);
  2534. }
  2535. spin_unlock_irqrestore(&info->lock,flags);
  2536. return 0;
  2537. }
  2538. /* wait for specified event to occur
  2539. */
  2540. static int wait_mgsl_event(SLMP_INFO * info, int __user *mask_ptr)
  2541. {
  2542. unsigned long flags;
  2543. int s;
  2544. int rc=0;
  2545. struct mgsl_icount cprev, cnow;
  2546. int events;
  2547. int mask;
  2548. struct _input_signal_events oldsigs, newsigs;
  2549. DECLARE_WAITQUEUE(wait, current);
  2550. COPY_FROM_USER(rc,&mask, mask_ptr, sizeof(int));
  2551. if (rc) {
  2552. return -EFAULT;
  2553. }
  2554. if (debug_level >= DEBUG_LEVEL_INFO)
  2555. printk("%s(%d):%s wait_mgsl_event(%d)\n",
  2556. __FILE__,__LINE__,info->device_name,mask);
  2557. spin_lock_irqsave(&info->lock,flags);
  2558. /* return immediately if state matches requested events */
  2559. get_signals(info);
  2560. s = info->serial_signals;
  2561. events = mask &
  2562. ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
  2563. ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
  2564. ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
  2565. ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
  2566. if (events) {
  2567. spin_unlock_irqrestore(&info->lock,flags);
  2568. goto exit;
  2569. }
  2570. /* save current irq counts */
  2571. cprev = info->icount;
  2572. oldsigs = info->input_signal_events;
  2573. /* enable hunt and idle irqs if needed */
  2574. if (mask & (MgslEvent_ExitHuntMode+MgslEvent_IdleReceived)) {
  2575. unsigned char oldval = info->ie1_value;
  2576. unsigned char newval = oldval +
  2577. (mask & MgslEvent_ExitHuntMode ? FLGD:0) +
  2578. (mask & MgslEvent_IdleReceived ? IDLD:0);
  2579. if ( oldval != newval ) {
  2580. info->ie1_value = newval;
  2581. write_reg(info, IE1, info->ie1_value);
  2582. }
  2583. }
  2584. set_current_state(TASK_INTERRUPTIBLE);
  2585. add_wait_queue(&info->event_wait_q, &wait);
  2586. spin_unlock_irqrestore(&info->lock,flags);
  2587. for(;;) {
  2588. schedule();
  2589. if (signal_pending(current)) {
  2590. rc = -ERESTARTSYS;
  2591. break;
  2592. }
  2593. /* get current irq counts */
  2594. spin_lock_irqsave(&info->lock,flags);
  2595. cnow = info->icount;
  2596. newsigs = info->input_signal_events;
  2597. set_current_state(TASK_INTERRUPTIBLE);
  2598. spin_unlock_irqrestore(&info->lock,flags);
  2599. /* if no change, wait aborted for some reason */
  2600. if (newsigs.dsr_up == oldsigs.dsr_up &&
  2601. newsigs.dsr_down == oldsigs.dsr_down &&
  2602. newsigs.dcd_up == oldsigs.dcd_up &&
  2603. newsigs.dcd_down == oldsigs.dcd_down &&
  2604. newsigs.cts_up == oldsigs.cts_up &&
  2605. newsigs.cts_down == oldsigs.cts_down &&
  2606. newsigs.ri_up == oldsigs.ri_up &&
  2607. newsigs.ri_down == oldsigs.ri_down &&
  2608. cnow.exithunt == cprev.exithunt &&
  2609. cnow.rxidle == cprev.rxidle) {
  2610. rc = -EIO;
  2611. break;
  2612. }
  2613. events = mask &
  2614. ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
  2615. (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
  2616. (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
  2617. (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
  2618. (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
  2619. (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
  2620. (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
  2621. (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
  2622. (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
  2623. (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
  2624. if (events)
  2625. break;
  2626. cprev = cnow;
  2627. oldsigs = newsigs;
  2628. }
  2629. remove_wait_queue(&info->event_wait_q, &wait);
  2630. set_current_state(TASK_RUNNING);
  2631. if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
  2632. spin_lock_irqsave(&info->lock,flags);
  2633. if (!waitqueue_active(&info->event_wait_q)) {
  2634. /* disable enable exit hunt mode/idle rcvd IRQs */
  2635. info->ie1_value &= ~(FLGD|IDLD);
  2636. write_reg(info, IE1, info->ie1_value);
  2637. }
  2638. spin_unlock_irqrestore(&info->lock,flags);
  2639. }
  2640. exit:
  2641. if ( rc == 0 )
  2642. PUT_USER(rc, events, mask_ptr);
  2643. return rc;
  2644. }
  2645. static int modem_input_wait(SLMP_INFO *info,int arg)
  2646. {
  2647. unsigned long flags;
  2648. int rc;
  2649. struct mgsl_icount cprev, cnow;
  2650. DECLARE_WAITQUEUE(wait, current);
  2651. /* save current irq counts */
  2652. spin_lock_irqsave(&info->lock,flags);
  2653. cprev = info->icount;
  2654. add_wait_queue(&info->status_event_wait_q, &wait);
  2655. set_current_state(TASK_INTERRUPTIBLE);
  2656. spin_unlock_irqrestore(&info->lock,flags);
  2657. for(;;) {
  2658. schedule();
  2659. if (signal_pending(current)) {
  2660. rc = -ERESTARTSYS;
  2661. break;
  2662. }
  2663. /* get new irq counts */
  2664. spin_lock_irqsave(&info->lock,flags);
  2665. cnow = info->icount;
  2666. set_current_state(TASK_INTERRUPTIBLE);
  2667. spin_unlock_irqrestore(&info->lock,flags);
  2668. /* if no change, wait aborted for some reason */
  2669. if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
  2670. cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
  2671. rc = -EIO;
  2672. break;
  2673. }
  2674. /* check for change in caller specified modem input */
  2675. if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
  2676. (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
  2677. (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
  2678. (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
  2679. rc = 0;
  2680. break;
  2681. }
  2682. cprev = cnow;
  2683. }
  2684. remove_wait_queue(&info->status_event_wait_q, &wait);
  2685. set_current_state(TASK_RUNNING);
  2686. return rc;
  2687. }
  2688. /* return the state of the serial control and status signals
  2689. */
  2690. static int tiocmget(struct tty_struct *tty, struct file *file)
  2691. {
  2692. SLMP_INFO *info = tty->driver_data;
  2693. unsigned int result;
  2694. unsigned long flags;
  2695. spin_lock_irqsave(&info->lock,flags);
  2696. get_signals(info);
  2697. spin_unlock_irqrestore(&info->lock,flags);
  2698. result = ((info->serial_signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
  2699. ((info->serial_signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
  2700. ((info->serial_signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
  2701. ((info->serial_signals & SerialSignal_RI) ? TIOCM_RNG:0) +
  2702. ((info->serial_signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
  2703. ((info->serial_signals & SerialSignal_CTS) ? TIOCM_CTS:0);
  2704. if (debug_level >= DEBUG_LEVEL_INFO)
  2705. printk("%s(%d):%s tiocmget() value=%08X\n",
  2706. __FILE__,__LINE__, info->device_name, result );
  2707. return result;
  2708. }
  2709. /* set modem control signals (DTR/RTS)
  2710. */
  2711. static int tiocmset(struct tty_struct *tty, struct file *file,
  2712. unsigned int set, unsigned int clear)
  2713. {
  2714. SLMP_INFO *info = tty->driver_data;
  2715. unsigned long flags;
  2716. if (debug_level >= DEBUG_LEVEL_INFO)
  2717. printk("%s(%d):%s tiocmset(%x,%x)\n",
  2718. __FILE__,__LINE__,info->device_name, set, clear);
  2719. if (set & TIOCM_RTS)
  2720. info->serial_signals |= SerialSignal_RTS;
  2721. if (set & TIOCM_DTR)
  2722. info->serial_signals |= SerialSignal_DTR;
  2723. if (clear & TIOCM_RTS)
  2724. info->serial_signals &= ~SerialSignal_RTS;
  2725. if (clear & TIOCM_DTR)
  2726. info->serial_signals &= ~SerialSignal_DTR;
  2727. spin_lock_irqsave(&info->lock,flags);
  2728. set_signals(info);
  2729. spin_unlock_irqrestore(&info->lock,flags);
  2730. return 0;
  2731. }
  2732. static int carrier_raised(struct tty_port *port)
  2733. {
  2734. SLMP_INFO *info = container_of(port, SLMP_INFO, port);
  2735. unsigned long flags;
  2736. spin_lock_irqsave(&info->lock,flags);
  2737. get_signals(info);
  2738. spin_unlock_irqrestore(&info->lock,flags);
  2739. return (info->serial_signals & SerialSignal_DCD) ? 1 : 0;
  2740. }
  2741. static void dtr_rts(struct tty_port *port, int on)
  2742. {
  2743. SLMP_INFO *info = container_of(port, SLMP_INFO, port);
  2744. unsigned long flags;
  2745. spin_lock_irqsave(&info->lock,flags);
  2746. if (on)
  2747. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  2748. else
  2749. info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
  2750. set_signals(info);
  2751. spin_unlock_irqrestore(&info->lock,flags);
  2752. }
  2753. /* Block the current process until the specified port is ready to open.
  2754. */
  2755. static int block_til_ready(struct tty_struct *tty, struct file *filp,
  2756. SLMP_INFO *info)
  2757. {
  2758. DECLARE_WAITQUEUE(wait, current);
  2759. int retval;
  2760. bool do_clocal = false;
  2761. bool extra_count = false;
  2762. unsigned long flags;
  2763. int cd;
  2764. struct tty_port *port = &info->port;
  2765. if (debug_level >= DEBUG_LEVEL_INFO)
  2766. printk("%s(%d):%s block_til_ready()\n",
  2767. __FILE__,__LINE__, tty->driver->name );
  2768. if (filp->f_flags & O_NONBLOCK || tty->flags & (1 << TTY_IO_ERROR)){
  2769. /* nonblock mode is set or port is not enabled */
  2770. /* just verify that callout device is not active */
  2771. port->flags |= ASYNC_NORMAL_ACTIVE;
  2772. return 0;
  2773. }
  2774. if (tty->termios->c_cflag & CLOCAL)
  2775. do_clocal = true;
  2776. /* Wait for carrier detect and the line to become
  2777. * free (i.e., not in use by the callout). While we are in
  2778. * this loop, port->count is dropped by one, so that
  2779. * close() knows when to free things. We restore it upon
  2780. * exit, either normal or abnormal.
  2781. */
  2782. retval = 0;
  2783. add_wait_queue(&port->open_wait, &wait);
  2784. if (debug_level >= DEBUG_LEVEL_INFO)
  2785. printk("%s(%d):%s block_til_ready() before block, count=%d\n",
  2786. __FILE__,__LINE__, tty->driver->name, port->count );
  2787. spin_lock_irqsave(&info->lock, flags);
  2788. if (!tty_hung_up_p(filp)) {
  2789. extra_count = true;
  2790. port->count--;
  2791. }
  2792. spin_unlock_irqrestore(&info->lock, flags);
  2793. port->blocked_open++;
  2794. while (1) {
  2795. if (tty->termios->c_cflag & CBAUD)
  2796. tty_port_raise_dtr_rts(port);
  2797. set_current_state(TASK_INTERRUPTIBLE);
  2798. if (tty_hung_up_p(filp) || !(port->flags & ASYNC_INITIALIZED)){
  2799. retval = (port->flags & ASYNC_HUP_NOTIFY) ?
  2800. -EAGAIN : -ERESTARTSYS;
  2801. break;
  2802. }
  2803. cd = tty_port_carrier_raised(port);
  2804. if (!(port->flags & ASYNC_CLOSING) && (do_clocal || cd))
  2805. break;
  2806. if (signal_pending(current)) {
  2807. retval = -ERESTARTSYS;
  2808. break;
  2809. }
  2810. if (debug_level >= DEBUG_LEVEL_INFO)
  2811. printk("%s(%d):%s block_til_ready() count=%d\n",
  2812. __FILE__,__LINE__, tty->driver->name, port->count );
  2813. schedule();
  2814. }
  2815. set_current_state(TASK_RUNNING);
  2816. remove_wait_queue(&port->open_wait, &wait);
  2817. if (extra_count)
  2818. port->count++;
  2819. port->blocked_open--;
  2820. if (debug_level >= DEBUG_LEVEL_INFO)
  2821. printk("%s(%d):%s block_til_ready() after, count=%d\n",
  2822. __FILE__,__LINE__, tty->driver->name, port->count );
  2823. if (!retval)
  2824. port->flags |= ASYNC_NORMAL_ACTIVE;
  2825. return retval;
  2826. }
  2827. static int alloc_dma_bufs(SLMP_INFO *info)
  2828. {
  2829. unsigned short BuffersPerFrame;
  2830. unsigned short BufferCount;
  2831. // Force allocation to start at 64K boundary for each port.
  2832. // This is necessary because *all* buffer descriptors for a port
  2833. // *must* be in the same 64K block. All descriptors on a port
  2834. // share a common 'base' address (upper 8 bits of 24 bits) programmed
  2835. // into the CBP register.
  2836. info->port_array[0]->last_mem_alloc = (SCA_MEM_SIZE/4) * info->port_num;
  2837. /* Calculate the number of DMA buffers necessary to hold the */
  2838. /* largest allowable frame size. Note: If the max frame size is */
  2839. /* not an even multiple of the DMA buffer size then we need to */
  2840. /* round the buffer count per frame up one. */
  2841. BuffersPerFrame = (unsigned short)(info->max_frame_size/SCABUFSIZE);
  2842. if ( info->max_frame_size % SCABUFSIZE )
  2843. BuffersPerFrame++;
  2844. /* calculate total number of data buffers (SCABUFSIZE) possible
  2845. * in one ports memory (SCA_MEM_SIZE/4) after allocating memory
  2846. * for the descriptor list (BUFFERLISTSIZE).
  2847. */
  2848. BufferCount = (SCA_MEM_SIZE/4 - BUFFERLISTSIZE)/SCABUFSIZE;
  2849. /* limit number of buffers to maximum amount of descriptors */
  2850. if (BufferCount > BUFFERLISTSIZE/sizeof(SCADESC))
  2851. BufferCount = BUFFERLISTSIZE/sizeof(SCADESC);
  2852. /* use enough buffers to transmit one max size frame */
  2853. info->tx_buf_count = BuffersPerFrame + 1;
  2854. /* never use more than half the available buffers for transmit */
  2855. if (info->tx_buf_count > (BufferCount/2))
  2856. info->tx_buf_count = BufferCount/2;
  2857. if (info->tx_buf_count > SCAMAXDESC)
  2858. info->tx_buf_count = SCAMAXDESC;
  2859. /* use remaining buffers for receive */
  2860. info->rx_buf_count = BufferCount - info->tx_buf_count;
  2861. if (info->rx_buf_count > SCAMAXDESC)
  2862. info->rx_buf_count = SCAMAXDESC;
  2863. if ( debug_level >= DEBUG_LEVEL_INFO )
  2864. printk("%s(%d):%s Allocating %d TX and %d RX DMA buffers.\n",
  2865. __FILE__,__LINE__, info->device_name,
  2866. info->tx_buf_count,info->rx_buf_count);
  2867. if ( alloc_buf_list( info ) < 0 ||
  2868. alloc_frame_bufs(info,
  2869. info->rx_buf_list,
  2870. info->rx_buf_list_ex,
  2871. info->rx_buf_count) < 0 ||
  2872. alloc_frame_bufs(info,
  2873. info->tx_buf_list,
  2874. info->tx_buf_list_ex,
  2875. info->tx_buf_count) < 0 ||
  2876. alloc_tmp_rx_buf(info) < 0 ) {
  2877. printk("%s(%d):%s Can't allocate DMA buffer memory\n",
  2878. __FILE__,__LINE__, info->device_name);
  2879. return -ENOMEM;
  2880. }
  2881. rx_reset_buffers( info );
  2882. return 0;
  2883. }
  2884. /* Allocate DMA buffers for the transmit and receive descriptor lists.
  2885. */
  2886. static int alloc_buf_list(SLMP_INFO *info)
  2887. {
  2888. unsigned int i;
  2889. /* build list in adapter shared memory */
  2890. info->buffer_list = info->memory_base + info->port_array[0]->last_mem_alloc;
  2891. info->buffer_list_phys = info->port_array[0]->last_mem_alloc;
  2892. info->port_array[0]->last_mem_alloc += BUFFERLISTSIZE;
  2893. memset(info->buffer_list, 0, BUFFERLISTSIZE);
  2894. /* Save virtual address pointers to the receive and */
  2895. /* transmit buffer lists. (Receive 1st). These pointers will */
  2896. /* be used by the processor to access the lists. */
  2897. info->rx_buf_list = (SCADESC *)info->buffer_list;
  2898. info->tx_buf_list = (SCADESC *)info->buffer_list;
  2899. info->tx_buf_list += info->rx_buf_count;
  2900. /* Build links for circular buffer entry lists (tx and rx)
  2901. *
  2902. * Note: links are physical addresses read by the SCA device
  2903. * to determine the next buffer entry to use.
  2904. */
  2905. for ( i = 0; i < info->rx_buf_count; i++ ) {
  2906. /* calculate and store physical address of this buffer entry */
  2907. info->rx_buf_list_ex[i].phys_entry =
  2908. info->buffer_list_phys + (i * sizeof(SCABUFSIZE));
  2909. /* calculate and store physical address of */
  2910. /* next entry in cirular list of entries */
  2911. info->rx_buf_list[i].next = info->buffer_list_phys;
  2912. if ( i < info->rx_buf_count - 1 )
  2913. info->rx_buf_list[i].next += (i + 1) * sizeof(SCADESC);
  2914. info->rx_buf_list[i].length = SCABUFSIZE;
  2915. }
  2916. for ( i = 0; i < info->tx_buf_count; i++ ) {
  2917. /* calculate and store physical address of this buffer entry */
  2918. info->tx_buf_list_ex[i].phys_entry = info->buffer_list_phys +
  2919. ((info->rx_buf_count + i) * sizeof(SCADESC));
  2920. /* calculate and store physical address of */
  2921. /* next entry in cirular list of entries */
  2922. info->tx_buf_list[i].next = info->buffer_list_phys +
  2923. info->rx_buf_count * sizeof(SCADESC);
  2924. if ( i < info->tx_buf_count - 1 )
  2925. info->tx_buf_list[i].next += (i + 1) * sizeof(SCADESC);
  2926. }
  2927. return 0;
  2928. }
  2929. /* Allocate the frame DMA buffers used by the specified buffer list.
  2930. */
  2931. static int alloc_frame_bufs(SLMP_INFO *info, SCADESC *buf_list,SCADESC_EX *buf_list_ex,int count)
  2932. {
  2933. int i;
  2934. unsigned long phys_addr;
  2935. for ( i = 0; i < count; i++ ) {
  2936. buf_list_ex[i].virt_addr = info->memory_base + info->port_array[0]->last_mem_alloc;
  2937. phys_addr = info->port_array[0]->last_mem_alloc;
  2938. info->port_array[0]->last_mem_alloc += SCABUFSIZE;
  2939. buf_list[i].buf_ptr = (unsigned short)phys_addr;
  2940. buf_list[i].buf_base = (unsigned char)(phys_addr >> 16);
  2941. }
  2942. return 0;
  2943. }
  2944. static void free_dma_bufs(SLMP_INFO *info)
  2945. {
  2946. info->buffer_list = NULL;
  2947. info->rx_buf_list = NULL;
  2948. info->tx_buf_list = NULL;
  2949. }
  2950. /* allocate buffer large enough to hold max_frame_size.
  2951. * This buffer is used to pass an assembled frame to the line discipline.
  2952. */
  2953. static int alloc_tmp_rx_buf(SLMP_INFO *info)
  2954. {
  2955. info->tmp_rx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
  2956. if (info->tmp_rx_buf == NULL)
  2957. return -ENOMEM;
  2958. return 0;
  2959. }
  2960. static void free_tmp_rx_buf(SLMP_INFO *info)
  2961. {
  2962. kfree(info->tmp_rx_buf);
  2963. info->tmp_rx_buf = NULL;
  2964. }
  2965. static int claim_resources(SLMP_INFO *info)
  2966. {
  2967. if (request_mem_region(info->phys_memory_base,SCA_MEM_SIZE,"synclinkmp") == NULL) {
  2968. printk( "%s(%d):%s mem addr conflict, Addr=%08X\n",
  2969. __FILE__,__LINE__,info->device_name, info->phys_memory_base);
  2970. info->init_error = DiagStatus_AddressConflict;
  2971. goto errout;
  2972. }
  2973. else
  2974. info->shared_mem_requested = true;
  2975. if (request_mem_region(info->phys_lcr_base + info->lcr_offset,128,"synclinkmp") == NULL) {
  2976. printk( "%s(%d):%s lcr mem addr conflict, Addr=%08X\n",
  2977. __FILE__,__LINE__,info->device_name, info->phys_lcr_base);
  2978. info->init_error = DiagStatus_AddressConflict;
  2979. goto errout;
  2980. }
  2981. else
  2982. info->lcr_mem_requested = true;
  2983. if (request_mem_region(info->phys_sca_base + info->sca_offset,SCA_BASE_SIZE,"synclinkmp") == NULL) {
  2984. printk( "%s(%d):%s sca mem addr conflict, Addr=%08X\n",
  2985. __FILE__,__LINE__,info->device_name, info->phys_sca_base);
  2986. info->init_error = DiagStatus_AddressConflict;
  2987. goto errout;
  2988. }
  2989. else
  2990. info->sca_base_requested = true;
  2991. if (request_mem_region(info->phys_statctrl_base + info->statctrl_offset,SCA_REG_SIZE,"synclinkmp") == NULL) {
  2992. printk( "%s(%d):%s stat/ctrl mem addr conflict, Addr=%08X\n",
  2993. __FILE__,__LINE__,info->device_name, info->phys_statctrl_base);
  2994. info->init_error = DiagStatus_AddressConflict;
  2995. goto errout;
  2996. }
  2997. else
  2998. info->sca_statctrl_requested = true;
  2999. info->memory_base = ioremap_nocache(info->phys_memory_base,
  3000. SCA_MEM_SIZE);
  3001. if (!info->memory_base) {
  3002. printk( "%s(%d):%s Cant map shared memory, MemAddr=%08X\n",
  3003. __FILE__,__LINE__,info->device_name, info->phys_memory_base );
  3004. info->init_error = DiagStatus_CantAssignPciResources;
  3005. goto errout;
  3006. }
  3007. info->lcr_base = ioremap_nocache(info->phys_lcr_base, PAGE_SIZE);
  3008. if (!info->lcr_base) {
  3009. printk( "%s(%d):%s Cant map LCR memory, MemAddr=%08X\n",
  3010. __FILE__,__LINE__,info->device_name, info->phys_lcr_base );
  3011. info->init_error = DiagStatus_CantAssignPciResources;
  3012. goto errout;
  3013. }
  3014. info->lcr_base += info->lcr_offset;
  3015. info->sca_base = ioremap_nocache(info->phys_sca_base, PAGE_SIZE);
  3016. if (!info->sca_base) {
  3017. printk( "%s(%d):%s Cant map SCA memory, MemAddr=%08X\n",
  3018. __FILE__,__LINE__,info->device_name, info->phys_sca_base );
  3019. info->init_error = DiagStatus_CantAssignPciResources;
  3020. goto errout;
  3021. }
  3022. info->sca_base += info->sca_offset;
  3023. info->statctrl_base = ioremap_nocache(info->phys_statctrl_base,
  3024. PAGE_SIZE);
  3025. if (!info->statctrl_base) {
  3026. printk( "%s(%d):%s Cant map SCA Status/Control memory, MemAddr=%08X\n",
  3027. __FILE__,__LINE__,info->device_name, info->phys_statctrl_base );
  3028. info->init_error = DiagStatus_CantAssignPciResources;
  3029. goto errout;
  3030. }
  3031. info->statctrl_base += info->statctrl_offset;
  3032. if ( !memory_test(info) ) {
  3033. printk( "%s(%d):Shared Memory Test failed for device %s MemAddr=%08X\n",
  3034. __FILE__,__LINE__,info->device_name, info->phys_memory_base );
  3035. info->init_error = DiagStatus_MemoryError;
  3036. goto errout;
  3037. }
  3038. return 0;
  3039. errout:
  3040. release_resources( info );
  3041. return -ENODEV;
  3042. }
  3043. static void release_resources(SLMP_INFO *info)
  3044. {
  3045. if ( debug_level >= DEBUG_LEVEL_INFO )
  3046. printk( "%s(%d):%s release_resources() entry\n",
  3047. __FILE__,__LINE__,info->device_name );
  3048. if ( info->irq_requested ) {
  3049. free_irq(info->irq_level, info);
  3050. info->irq_requested = false;
  3051. }
  3052. if ( info->shared_mem_requested ) {
  3053. release_mem_region(info->phys_memory_base,SCA_MEM_SIZE);
  3054. info->shared_mem_requested = false;
  3055. }
  3056. if ( info->lcr_mem_requested ) {
  3057. release_mem_region(info->phys_lcr_base + info->lcr_offset,128);
  3058. info->lcr_mem_requested = false;
  3059. }
  3060. if ( info->sca_base_requested ) {
  3061. release_mem_region(info->phys_sca_base + info->sca_offset,SCA_BASE_SIZE);
  3062. info->sca_base_requested = false;
  3063. }
  3064. if ( info->sca_statctrl_requested ) {
  3065. release_mem_region(info->phys_statctrl_base + info->statctrl_offset,SCA_REG_SIZE);
  3066. info->sca_statctrl_requested = false;
  3067. }
  3068. if (info->memory_base){
  3069. iounmap(info->memory_base);
  3070. info->memory_base = NULL;
  3071. }
  3072. if (info->sca_base) {
  3073. iounmap(info->sca_base - info->sca_offset);
  3074. info->sca_base=NULL;
  3075. }
  3076. if (info->statctrl_base) {
  3077. iounmap(info->statctrl_base - info->statctrl_offset);
  3078. info->statctrl_base=NULL;
  3079. }
  3080. if (info->lcr_base){
  3081. iounmap(info->lcr_base - info->lcr_offset);
  3082. info->lcr_base = NULL;
  3083. }
  3084. if ( debug_level >= DEBUG_LEVEL_INFO )
  3085. printk( "%s(%d):%s release_resources() exit\n",
  3086. __FILE__,__LINE__,info->device_name );
  3087. }
  3088. /* Add the specified device instance data structure to the
  3089. * global linked list of devices and increment the device count.
  3090. */
  3091. static void add_device(SLMP_INFO *info)
  3092. {
  3093. info->next_device = NULL;
  3094. info->line = synclinkmp_device_count;
  3095. sprintf(info->device_name,"ttySLM%dp%d",info->adapter_num,info->port_num);
  3096. if (info->line < MAX_DEVICES) {
  3097. if (maxframe[info->line])
  3098. info->max_frame_size = maxframe[info->line];
  3099. }
  3100. synclinkmp_device_count++;
  3101. if ( !synclinkmp_device_list )
  3102. synclinkmp_device_list = info;
  3103. else {
  3104. SLMP_INFO *current_dev = synclinkmp_device_list;
  3105. while( current_dev->next_device )
  3106. current_dev = current_dev->next_device;
  3107. current_dev->next_device = info;
  3108. }
  3109. if ( info->max_frame_size < 4096 )
  3110. info->max_frame_size = 4096;
  3111. else if ( info->max_frame_size > 65535 )
  3112. info->max_frame_size = 65535;
  3113. printk( "SyncLink MultiPort %s: "
  3114. "Mem=(%08x %08X %08x %08X) IRQ=%d MaxFrameSize=%u\n",
  3115. info->device_name,
  3116. info->phys_sca_base,
  3117. info->phys_memory_base,
  3118. info->phys_statctrl_base,
  3119. info->phys_lcr_base,
  3120. info->irq_level,
  3121. info->max_frame_size );
  3122. #if SYNCLINK_GENERIC_HDLC
  3123. hdlcdev_init(info);
  3124. #endif
  3125. }
  3126. static const struct tty_port_operations port_ops = {
  3127. .carrier_raised = carrier_raised,
  3128. .dtr_rts = dtr_rts,
  3129. };
  3130. /* Allocate and initialize a device instance structure
  3131. *
  3132. * Return Value: pointer to SLMP_INFO if success, otherwise NULL
  3133. */
  3134. static SLMP_INFO *alloc_dev(int adapter_num, int port_num, struct pci_dev *pdev)
  3135. {
  3136. SLMP_INFO *info;
  3137. info = kzalloc(sizeof(SLMP_INFO),
  3138. GFP_KERNEL);
  3139. if (!info) {
  3140. printk("%s(%d) Error can't allocate device instance data for adapter %d, port %d\n",
  3141. __FILE__,__LINE__, adapter_num, port_num);
  3142. } else {
  3143. tty_port_init(&info->port);
  3144. info->port.ops = &port_ops;
  3145. info->magic = MGSL_MAGIC;
  3146. INIT_WORK(&info->task, bh_handler);
  3147. info->max_frame_size = 4096;
  3148. info->port.close_delay = 5*HZ/10;
  3149. info->port.closing_wait = 30*HZ;
  3150. init_waitqueue_head(&info->status_event_wait_q);
  3151. init_waitqueue_head(&info->event_wait_q);
  3152. spin_lock_init(&info->netlock);
  3153. memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
  3154. info->idle_mode = HDLC_TXIDLE_FLAGS;
  3155. info->adapter_num = adapter_num;
  3156. info->port_num = port_num;
  3157. /* Copy configuration info to device instance data */
  3158. info->irq_level = pdev->irq;
  3159. info->phys_lcr_base = pci_resource_start(pdev,0);
  3160. info->phys_sca_base = pci_resource_start(pdev,2);
  3161. info->phys_memory_base = pci_resource_start(pdev,3);
  3162. info->phys_statctrl_base = pci_resource_start(pdev,4);
  3163. /* Because veremap only works on page boundaries we must map
  3164. * a larger area than is actually implemented for the LCR
  3165. * memory range. We map a full page starting at the page boundary.
  3166. */
  3167. info->lcr_offset = info->phys_lcr_base & (PAGE_SIZE-1);
  3168. info->phys_lcr_base &= ~(PAGE_SIZE-1);
  3169. info->sca_offset = info->phys_sca_base & (PAGE_SIZE-1);
  3170. info->phys_sca_base &= ~(PAGE_SIZE-1);
  3171. info->statctrl_offset = info->phys_statctrl_base & (PAGE_SIZE-1);
  3172. info->phys_statctrl_base &= ~(PAGE_SIZE-1);
  3173. info->bus_type = MGSL_BUS_TYPE_PCI;
  3174. info->irq_flags = IRQF_SHARED;
  3175. setup_timer(&info->tx_timer, tx_timeout, (unsigned long)info);
  3176. setup_timer(&info->status_timer, status_timeout,
  3177. (unsigned long)info);
  3178. /* Store the PCI9050 misc control register value because a flaw
  3179. * in the PCI9050 prevents LCR registers from being read if
  3180. * BIOS assigns an LCR base address with bit 7 set.
  3181. *
  3182. * Only the misc control register is accessed for which only
  3183. * write access is needed, so set an initial value and change
  3184. * bits to the device instance data as we write the value
  3185. * to the actual misc control register.
  3186. */
  3187. info->misc_ctrl_value = 0x087e4546;
  3188. /* initial port state is unknown - if startup errors
  3189. * occur, init_error will be set to indicate the
  3190. * problem. Once the port is fully initialized,
  3191. * this value will be set to 0 to indicate the
  3192. * port is available.
  3193. */
  3194. info->init_error = -1;
  3195. }
  3196. return info;
  3197. }
  3198. static void device_init(int adapter_num, struct pci_dev *pdev)
  3199. {
  3200. SLMP_INFO *port_array[SCA_MAX_PORTS];
  3201. int port;
  3202. /* allocate device instances for up to SCA_MAX_PORTS devices */
  3203. for ( port = 0; port < SCA_MAX_PORTS; ++port ) {
  3204. port_array[port] = alloc_dev(adapter_num,port,pdev);
  3205. if( port_array[port] == NULL ) {
  3206. for ( --port; port >= 0; --port )
  3207. kfree(port_array[port]);
  3208. return;
  3209. }
  3210. }
  3211. /* give copy of port_array to all ports and add to device list */
  3212. for ( port = 0; port < SCA_MAX_PORTS; ++port ) {
  3213. memcpy(port_array[port]->port_array,port_array,sizeof(port_array));
  3214. add_device( port_array[port] );
  3215. spin_lock_init(&port_array[port]->lock);
  3216. }
  3217. /* Allocate and claim adapter resources */
  3218. if ( !claim_resources(port_array[0]) ) {
  3219. alloc_dma_bufs(port_array[0]);
  3220. /* copy resource information from first port to others */
  3221. for ( port = 1; port < SCA_MAX_PORTS; ++port ) {
  3222. port_array[port]->lock = port_array[0]->lock;
  3223. port_array[port]->irq_level = port_array[0]->irq_level;
  3224. port_array[port]->memory_base = port_array[0]->memory_base;
  3225. port_array[port]->sca_base = port_array[0]->sca_base;
  3226. port_array[port]->statctrl_base = port_array[0]->statctrl_base;
  3227. port_array[port]->lcr_base = port_array[0]->lcr_base;
  3228. alloc_dma_bufs(port_array[port]);
  3229. }
  3230. if ( request_irq(port_array[0]->irq_level,
  3231. synclinkmp_interrupt,
  3232. port_array[0]->irq_flags,
  3233. port_array[0]->device_name,
  3234. port_array[0]) < 0 ) {
  3235. printk( "%s(%d):%s Cant request interrupt, IRQ=%d\n",
  3236. __FILE__,__LINE__,
  3237. port_array[0]->device_name,
  3238. port_array[0]->irq_level );
  3239. }
  3240. else {
  3241. port_array[0]->irq_requested = true;
  3242. adapter_test(port_array[0]);
  3243. }
  3244. }
  3245. }
  3246. static const struct tty_operations ops = {
  3247. .open = open,
  3248. .close = close,
  3249. .write = write,
  3250. .put_char = put_char,
  3251. .flush_chars = flush_chars,
  3252. .write_room = write_room,
  3253. .chars_in_buffer = chars_in_buffer,
  3254. .flush_buffer = flush_buffer,
  3255. .ioctl = ioctl,
  3256. .throttle = throttle,
  3257. .unthrottle = unthrottle,
  3258. .send_xchar = send_xchar,
  3259. .break_ctl = set_break,
  3260. .wait_until_sent = wait_until_sent,
  3261. .set_termios = set_termios,
  3262. .stop = tx_hold,
  3263. .start = tx_release,
  3264. .hangup = hangup,
  3265. .tiocmget = tiocmget,
  3266. .tiocmset = tiocmset,
  3267. .proc_fops = &synclinkmp_proc_fops,
  3268. };
  3269. static void synclinkmp_cleanup(void)
  3270. {
  3271. int rc;
  3272. SLMP_INFO *info;
  3273. SLMP_INFO *tmp;
  3274. printk("Unloading %s %s\n", driver_name, driver_version);
  3275. if (serial_driver) {
  3276. if ((rc = tty_unregister_driver(serial_driver)))
  3277. printk("%s(%d) failed to unregister tty driver err=%d\n",
  3278. __FILE__,__LINE__,rc);
  3279. put_tty_driver(serial_driver);
  3280. }
  3281. /* reset devices */
  3282. info = synclinkmp_device_list;
  3283. while(info) {
  3284. reset_port(info);
  3285. info = info->next_device;
  3286. }
  3287. /* release devices */
  3288. info = synclinkmp_device_list;
  3289. while(info) {
  3290. #if SYNCLINK_GENERIC_HDLC
  3291. hdlcdev_exit(info);
  3292. #endif
  3293. free_dma_bufs(info);
  3294. free_tmp_rx_buf(info);
  3295. if ( info->port_num == 0 ) {
  3296. if (info->sca_base)
  3297. write_reg(info, LPR, 1); /* set low power mode */
  3298. release_resources(info);
  3299. }
  3300. tmp = info;
  3301. info = info->next_device;
  3302. kfree(tmp);
  3303. }
  3304. pci_unregister_driver(&synclinkmp_pci_driver);
  3305. }
  3306. /* Driver initialization entry point.
  3307. */
  3308. static int __init synclinkmp_init(void)
  3309. {
  3310. int rc;
  3311. if (break_on_load) {
  3312. synclinkmp_get_text_ptr();
  3313. BREAKPOINT();
  3314. }
  3315. printk("%s %s\n", driver_name, driver_version);
  3316. if ((rc = pci_register_driver(&synclinkmp_pci_driver)) < 0) {
  3317. printk("%s:failed to register PCI driver, error=%d\n",__FILE__,rc);
  3318. return rc;
  3319. }
  3320. serial_driver = alloc_tty_driver(128);
  3321. if (!serial_driver) {
  3322. rc = -ENOMEM;
  3323. goto error;
  3324. }
  3325. /* Initialize the tty_driver structure */
  3326. serial_driver->owner = THIS_MODULE;
  3327. serial_driver->driver_name = "synclinkmp";
  3328. serial_driver->name = "ttySLM";
  3329. serial_driver->major = ttymajor;
  3330. serial_driver->minor_start = 64;
  3331. serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
  3332. serial_driver->subtype = SERIAL_TYPE_NORMAL;
  3333. serial_driver->init_termios = tty_std_termios;
  3334. serial_driver->init_termios.c_cflag =
  3335. B9600 | CS8 | CREAD | HUPCL | CLOCAL;
  3336. serial_driver->init_termios.c_ispeed = 9600;
  3337. serial_driver->init_termios.c_ospeed = 9600;
  3338. serial_driver->flags = TTY_DRIVER_REAL_RAW;
  3339. tty_set_operations(serial_driver, &ops);
  3340. if ((rc = tty_register_driver(serial_driver)) < 0) {
  3341. printk("%s(%d):Couldn't register serial driver\n",
  3342. __FILE__,__LINE__);
  3343. put_tty_driver(serial_driver);
  3344. serial_driver = NULL;
  3345. goto error;
  3346. }
  3347. printk("%s %s, tty major#%d\n",
  3348. driver_name, driver_version,
  3349. serial_driver->major);
  3350. return 0;
  3351. error:
  3352. synclinkmp_cleanup();
  3353. return rc;
  3354. }
  3355. static void __exit synclinkmp_exit(void)
  3356. {
  3357. synclinkmp_cleanup();
  3358. }
  3359. module_init(synclinkmp_init);
  3360. module_exit(synclinkmp_exit);
  3361. /* Set the port for internal loopback mode.
  3362. * The TxCLK and RxCLK signals are generated from the BRG and
  3363. * the TxD is looped back to the RxD internally.
  3364. */
  3365. static void enable_loopback(SLMP_INFO *info, int enable)
  3366. {
  3367. if (enable) {
  3368. /* MD2 (Mode Register 2)
  3369. * 01..00 CNCT<1..0> Channel Connection 11=Local Loopback
  3370. */
  3371. write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) | (BIT1 + BIT0)));
  3372. /* degate external TxC clock source */
  3373. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3374. write_control_reg(info);
  3375. /* RXS/TXS (Rx/Tx clock source)
  3376. * 07 Reserved, must be 0
  3377. * 06..04 Clock Source, 100=BRG
  3378. * 03..00 Clock Divisor, 0000=1
  3379. */
  3380. write_reg(info, RXS, 0x40);
  3381. write_reg(info, TXS, 0x40);
  3382. } else {
  3383. /* MD2 (Mode Register 2)
  3384. * 01..00 CNCT<1..0> Channel connection, 0=normal
  3385. */
  3386. write_reg(info, MD2, (unsigned char)(read_reg(info, MD2) & ~(BIT1 + BIT0)));
  3387. /* RXS/TXS (Rx/Tx clock source)
  3388. * 07 Reserved, must be 0
  3389. * 06..04 Clock Source, 000=RxC/TxC Pin
  3390. * 03..00 Clock Divisor, 0000=1
  3391. */
  3392. write_reg(info, RXS, 0x00);
  3393. write_reg(info, TXS, 0x00);
  3394. }
  3395. /* set LinkSpeed if available, otherwise default to 2Mbps */
  3396. if (info->params.clock_speed)
  3397. set_rate(info, info->params.clock_speed);
  3398. else
  3399. set_rate(info, 3686400);
  3400. }
  3401. /* Set the baud rate register to the desired speed
  3402. *
  3403. * data_rate data rate of clock in bits per second
  3404. * A data rate of 0 disables the AUX clock.
  3405. */
  3406. static void set_rate( SLMP_INFO *info, u32 data_rate )
  3407. {
  3408. u32 TMCValue;
  3409. unsigned char BRValue;
  3410. u32 Divisor=0;
  3411. /* fBRG = fCLK/(TMC * 2^BR)
  3412. */
  3413. if (data_rate != 0) {
  3414. Divisor = 14745600/data_rate;
  3415. if (!Divisor)
  3416. Divisor = 1;
  3417. TMCValue = Divisor;
  3418. BRValue = 0;
  3419. if (TMCValue != 1 && TMCValue != 2) {
  3420. /* BRValue of 0 provides 50/50 duty cycle *only* when
  3421. * TMCValue is 1 or 2. BRValue of 1 to 9 always provides
  3422. * 50/50 duty cycle.
  3423. */
  3424. BRValue = 1;
  3425. TMCValue >>= 1;
  3426. }
  3427. /* while TMCValue is too big for TMC register, divide
  3428. * by 2 and increment BR exponent.
  3429. */
  3430. for(; TMCValue > 256 && BRValue < 10; BRValue++)
  3431. TMCValue >>= 1;
  3432. write_reg(info, TXS,
  3433. (unsigned char)((read_reg(info, TXS) & 0xf0) | BRValue));
  3434. write_reg(info, RXS,
  3435. (unsigned char)((read_reg(info, RXS) & 0xf0) | BRValue));
  3436. write_reg(info, TMC, (unsigned char)TMCValue);
  3437. }
  3438. else {
  3439. write_reg(info, TXS,0);
  3440. write_reg(info, RXS,0);
  3441. write_reg(info, TMC, 0);
  3442. }
  3443. }
  3444. /* Disable receiver
  3445. */
  3446. static void rx_stop(SLMP_INFO *info)
  3447. {
  3448. if (debug_level >= DEBUG_LEVEL_ISR)
  3449. printk("%s(%d):%s rx_stop()\n",
  3450. __FILE__,__LINE__, info->device_name );
  3451. write_reg(info, CMD, RXRESET);
  3452. info->ie0_value &= ~RXRDYE;
  3453. write_reg(info, IE0, info->ie0_value); /* disable Rx data interrupts */
  3454. write_reg(info, RXDMA + DSR, 0); /* disable Rx DMA */
  3455. write_reg(info, RXDMA + DCMD, SWABORT); /* reset/init Rx DMA */
  3456. write_reg(info, RXDMA + DIR, 0); /* disable Rx DMA interrupts */
  3457. info->rx_enabled = false;
  3458. info->rx_overflow = false;
  3459. }
  3460. /* enable the receiver
  3461. */
  3462. static void rx_start(SLMP_INFO *info)
  3463. {
  3464. int i;
  3465. if (debug_level >= DEBUG_LEVEL_ISR)
  3466. printk("%s(%d):%s rx_start()\n",
  3467. __FILE__,__LINE__, info->device_name );
  3468. write_reg(info, CMD, RXRESET);
  3469. if ( info->params.mode == MGSL_MODE_HDLC ) {
  3470. /* HDLC, disabe IRQ on rxdata */
  3471. info->ie0_value &= ~RXRDYE;
  3472. write_reg(info, IE0, info->ie0_value);
  3473. /* Reset all Rx DMA buffers and program rx dma */
  3474. write_reg(info, RXDMA + DSR, 0); /* disable Rx DMA */
  3475. write_reg(info, RXDMA + DCMD, SWABORT); /* reset/init Rx DMA */
  3476. for (i = 0; i < info->rx_buf_count; i++) {
  3477. info->rx_buf_list[i].status = 0xff;
  3478. // throttle to 4 shared memory writes at a time to prevent
  3479. // hogging local bus (keep latency time for DMA requests low).
  3480. if (!(i % 4))
  3481. read_status_reg(info);
  3482. }
  3483. info->current_rx_buf = 0;
  3484. /* set current/1st descriptor address */
  3485. write_reg16(info, RXDMA + CDA,
  3486. info->rx_buf_list_ex[0].phys_entry);
  3487. /* set new last rx descriptor address */
  3488. write_reg16(info, RXDMA + EDA,
  3489. info->rx_buf_list_ex[info->rx_buf_count - 1].phys_entry);
  3490. /* set buffer length (shared by all rx dma data buffers) */
  3491. write_reg16(info, RXDMA + BFL, SCABUFSIZE);
  3492. write_reg(info, RXDMA + DIR, 0x60); /* enable Rx DMA interrupts (EOM/BOF) */
  3493. write_reg(info, RXDMA + DSR, 0xf2); /* clear Rx DMA IRQs, enable Rx DMA */
  3494. } else {
  3495. /* async, enable IRQ on rxdata */
  3496. info->ie0_value |= RXRDYE;
  3497. write_reg(info, IE0, info->ie0_value);
  3498. }
  3499. write_reg(info, CMD, RXENABLE);
  3500. info->rx_overflow = false;
  3501. info->rx_enabled = true;
  3502. }
  3503. /* Enable the transmitter and send a transmit frame if
  3504. * one is loaded in the DMA buffers.
  3505. */
  3506. static void tx_start(SLMP_INFO *info)
  3507. {
  3508. if (debug_level >= DEBUG_LEVEL_ISR)
  3509. printk("%s(%d):%s tx_start() tx_count=%d\n",
  3510. __FILE__,__LINE__, info->device_name,info->tx_count );
  3511. if (!info->tx_enabled ) {
  3512. write_reg(info, CMD, TXRESET);
  3513. write_reg(info, CMD, TXENABLE);
  3514. info->tx_enabled = true;
  3515. }
  3516. if ( info->tx_count ) {
  3517. /* If auto RTS enabled and RTS is inactive, then assert */
  3518. /* RTS and set a flag indicating that the driver should */
  3519. /* negate RTS when the transmission completes. */
  3520. info->drop_rts_on_tx_done = false;
  3521. if (info->params.mode != MGSL_MODE_ASYNC) {
  3522. if ( info->params.flags & HDLC_FLAG_AUTO_RTS ) {
  3523. get_signals( info );
  3524. if ( !(info->serial_signals & SerialSignal_RTS) ) {
  3525. info->serial_signals |= SerialSignal_RTS;
  3526. set_signals( info );
  3527. info->drop_rts_on_tx_done = true;
  3528. }
  3529. }
  3530. write_reg16(info, TRC0,
  3531. (unsigned short)(((tx_negate_fifo_level-1)<<8) + tx_active_fifo_level));
  3532. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  3533. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  3534. /* set TX CDA (current descriptor address) */
  3535. write_reg16(info, TXDMA + CDA,
  3536. info->tx_buf_list_ex[0].phys_entry);
  3537. /* set TX EDA (last descriptor address) */
  3538. write_reg16(info, TXDMA + EDA,
  3539. info->tx_buf_list_ex[info->last_tx_buf].phys_entry);
  3540. /* enable underrun IRQ */
  3541. info->ie1_value &= ~IDLE;
  3542. info->ie1_value |= UDRN;
  3543. write_reg(info, IE1, info->ie1_value);
  3544. write_reg(info, SR1, (unsigned char)(IDLE + UDRN));
  3545. write_reg(info, TXDMA + DIR, 0x40); /* enable Tx DMA interrupts (EOM) */
  3546. write_reg(info, TXDMA + DSR, 0xf2); /* clear Tx DMA IRQs, enable Tx DMA */
  3547. mod_timer(&info->tx_timer, jiffies +
  3548. msecs_to_jiffies(5000));
  3549. }
  3550. else {
  3551. tx_load_fifo(info);
  3552. /* async, enable IRQ on txdata */
  3553. info->ie0_value |= TXRDYE;
  3554. write_reg(info, IE0, info->ie0_value);
  3555. }
  3556. info->tx_active = true;
  3557. }
  3558. }
  3559. /* stop the transmitter and DMA
  3560. */
  3561. static void tx_stop( SLMP_INFO *info )
  3562. {
  3563. if (debug_level >= DEBUG_LEVEL_ISR)
  3564. printk("%s(%d):%s tx_stop()\n",
  3565. __FILE__,__LINE__, info->device_name );
  3566. del_timer(&info->tx_timer);
  3567. write_reg(info, TXDMA + DSR, 0); /* disable DMA channel */
  3568. write_reg(info, TXDMA + DCMD, SWABORT); /* reset/init DMA channel */
  3569. write_reg(info, CMD, TXRESET);
  3570. info->ie1_value &= ~(UDRN + IDLE);
  3571. write_reg(info, IE1, info->ie1_value); /* disable tx status interrupts */
  3572. write_reg(info, SR1, (unsigned char)(IDLE + UDRN)); /* clear pending */
  3573. info->ie0_value &= ~TXRDYE;
  3574. write_reg(info, IE0, info->ie0_value); /* disable tx data interrupts */
  3575. info->tx_enabled = false;
  3576. info->tx_active = false;
  3577. }
  3578. /* Fill the transmit FIFO until the FIFO is full or
  3579. * there is no more data to load.
  3580. */
  3581. static void tx_load_fifo(SLMP_INFO *info)
  3582. {
  3583. u8 TwoBytes[2];
  3584. /* do nothing is now tx data available and no XON/XOFF pending */
  3585. if ( !info->tx_count && !info->x_char )
  3586. return;
  3587. /* load the Transmit FIFO until FIFOs full or all data sent */
  3588. while( info->tx_count && (read_reg(info,SR0) & BIT1) ) {
  3589. /* there is more space in the transmit FIFO and */
  3590. /* there is more data in transmit buffer */
  3591. if ( (info->tx_count > 1) && !info->x_char ) {
  3592. /* write 16-bits */
  3593. TwoBytes[0] = info->tx_buf[info->tx_get++];
  3594. if (info->tx_get >= info->max_frame_size)
  3595. info->tx_get -= info->max_frame_size;
  3596. TwoBytes[1] = info->tx_buf[info->tx_get++];
  3597. if (info->tx_get >= info->max_frame_size)
  3598. info->tx_get -= info->max_frame_size;
  3599. write_reg16(info, TRB, *((u16 *)TwoBytes));
  3600. info->tx_count -= 2;
  3601. info->icount.tx += 2;
  3602. } else {
  3603. /* only 1 byte left to transmit or 1 FIFO slot left */
  3604. if (info->x_char) {
  3605. /* transmit pending high priority char */
  3606. write_reg(info, TRB, info->x_char);
  3607. info->x_char = 0;
  3608. } else {
  3609. write_reg(info, TRB, info->tx_buf[info->tx_get++]);
  3610. if (info->tx_get >= info->max_frame_size)
  3611. info->tx_get -= info->max_frame_size;
  3612. info->tx_count--;
  3613. }
  3614. info->icount.tx++;
  3615. }
  3616. }
  3617. }
  3618. /* Reset a port to a known state
  3619. */
  3620. static void reset_port(SLMP_INFO *info)
  3621. {
  3622. if (info->sca_base) {
  3623. tx_stop(info);
  3624. rx_stop(info);
  3625. info->serial_signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
  3626. set_signals(info);
  3627. /* disable all port interrupts */
  3628. info->ie0_value = 0;
  3629. info->ie1_value = 0;
  3630. info->ie2_value = 0;
  3631. write_reg(info, IE0, info->ie0_value);
  3632. write_reg(info, IE1, info->ie1_value);
  3633. write_reg(info, IE2, info->ie2_value);
  3634. write_reg(info, CMD, CHRESET);
  3635. }
  3636. }
  3637. /* Reset all the ports to a known state.
  3638. */
  3639. static void reset_adapter(SLMP_INFO *info)
  3640. {
  3641. int i;
  3642. for ( i=0; i < SCA_MAX_PORTS; ++i) {
  3643. if (info->port_array[i])
  3644. reset_port(info->port_array[i]);
  3645. }
  3646. }
  3647. /* Program port for asynchronous communications.
  3648. */
  3649. static void async_mode(SLMP_INFO *info)
  3650. {
  3651. unsigned char RegValue;
  3652. tx_stop(info);
  3653. rx_stop(info);
  3654. /* MD0, Mode Register 0
  3655. *
  3656. * 07..05 PRCTL<2..0>, Protocol Mode, 000=async
  3657. * 04 AUTO, Auto-enable (RTS/CTS/DCD)
  3658. * 03 Reserved, must be 0
  3659. * 02 CRCCC, CRC Calculation, 0=disabled
  3660. * 01..00 STOP<1..0> Stop bits (00=1,10=2)
  3661. *
  3662. * 0000 0000
  3663. */
  3664. RegValue = 0x00;
  3665. if (info->params.stop_bits != 1)
  3666. RegValue |= BIT1;
  3667. write_reg(info, MD0, RegValue);
  3668. /* MD1, Mode Register 1
  3669. *
  3670. * 07..06 BRATE<1..0>, bit rate, 00=1/1 01=1/16 10=1/32 11=1/64
  3671. * 05..04 TXCHR<1..0>, tx char size, 00=8 bits,01=7,10=6,11=5
  3672. * 03..02 RXCHR<1..0>, rx char size
  3673. * 01..00 PMPM<1..0>, Parity mode, 00=none 10=even 11=odd
  3674. *
  3675. * 0100 0000
  3676. */
  3677. RegValue = 0x40;
  3678. switch (info->params.data_bits) {
  3679. case 7: RegValue |= BIT4 + BIT2; break;
  3680. case 6: RegValue |= BIT5 + BIT3; break;
  3681. case 5: RegValue |= BIT5 + BIT4 + BIT3 + BIT2; break;
  3682. }
  3683. if (info->params.parity != ASYNC_PARITY_NONE) {
  3684. RegValue |= BIT1;
  3685. if (info->params.parity == ASYNC_PARITY_ODD)
  3686. RegValue |= BIT0;
  3687. }
  3688. write_reg(info, MD1, RegValue);
  3689. /* MD2, Mode Register 2
  3690. *
  3691. * 07..02 Reserved, must be 0
  3692. * 01..00 CNCT<1..0> Channel connection, 00=normal 11=local loopback
  3693. *
  3694. * 0000 0000
  3695. */
  3696. RegValue = 0x00;
  3697. if (info->params.loopback)
  3698. RegValue |= (BIT1 + BIT0);
  3699. write_reg(info, MD2, RegValue);
  3700. /* RXS, Receive clock source
  3701. *
  3702. * 07 Reserved, must be 0
  3703. * 06..04 RXCS<2..0>, clock source, 000=RxC Pin, 100=BRG, 110=DPLL
  3704. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3705. */
  3706. RegValue=BIT6;
  3707. write_reg(info, RXS, RegValue);
  3708. /* TXS, Transmit clock source
  3709. *
  3710. * 07 Reserved, must be 0
  3711. * 06..04 RXCS<2..0>, clock source, 000=TxC Pin, 100=BRG, 110=Receive Clock
  3712. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3713. */
  3714. RegValue=BIT6;
  3715. write_reg(info, TXS, RegValue);
  3716. /* Control Register
  3717. *
  3718. * 6,4,2,0 CLKSEL<3..0>, 0 = TcCLK in, 1 = Auxclk out
  3719. */
  3720. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3721. write_control_reg(info);
  3722. tx_set_idle(info);
  3723. /* RRC Receive Ready Control 0
  3724. *
  3725. * 07..05 Reserved, must be 0
  3726. * 04..00 RRC<4..0> Rx FIFO trigger active 0x00 = 1 byte
  3727. */
  3728. write_reg(info, RRC, 0x00);
  3729. /* TRC0 Transmit Ready Control 0
  3730. *
  3731. * 07..05 Reserved, must be 0
  3732. * 04..00 TRC<4..0> Tx FIFO trigger active 0x10 = 16 bytes
  3733. */
  3734. write_reg(info, TRC0, 0x10);
  3735. /* TRC1 Transmit Ready Control 1
  3736. *
  3737. * 07..05 Reserved, must be 0
  3738. * 04..00 TRC<4..0> Tx FIFO trigger inactive 0x1e = 31 bytes (full-1)
  3739. */
  3740. write_reg(info, TRC1, 0x1e);
  3741. /* CTL, MSCI control register
  3742. *
  3743. * 07..06 Reserved, set to 0
  3744. * 05 UDRNC, underrun control, 0=abort 1=CRC+flag (HDLC/BSC)
  3745. * 04 IDLC, idle control, 0=mark 1=idle register
  3746. * 03 BRK, break, 0=off 1 =on (async)
  3747. * 02 SYNCLD, sync char load enable (BSC) 1=enabled
  3748. * 01 GOP, go active on poll (LOOP mode) 1=enabled
  3749. * 00 RTS, RTS output control, 0=active 1=inactive
  3750. *
  3751. * 0001 0001
  3752. */
  3753. RegValue = 0x10;
  3754. if (!(info->serial_signals & SerialSignal_RTS))
  3755. RegValue |= 0x01;
  3756. write_reg(info, CTL, RegValue);
  3757. /* enable status interrupts */
  3758. info->ie0_value |= TXINTE + RXINTE;
  3759. write_reg(info, IE0, info->ie0_value);
  3760. /* enable break detect interrupt */
  3761. info->ie1_value = BRKD;
  3762. write_reg(info, IE1, info->ie1_value);
  3763. /* enable rx overrun interrupt */
  3764. info->ie2_value = OVRN;
  3765. write_reg(info, IE2, info->ie2_value);
  3766. set_rate( info, info->params.data_rate * 16 );
  3767. }
  3768. /* Program the SCA for HDLC communications.
  3769. */
  3770. static void hdlc_mode(SLMP_INFO *info)
  3771. {
  3772. unsigned char RegValue;
  3773. u32 DpllDivisor;
  3774. // Can't use DPLL because SCA outputs recovered clock on RxC when
  3775. // DPLL mode selected. This causes output contention with RxC receiver.
  3776. // Use of DPLL would require external hardware to disable RxC receiver
  3777. // when DPLL mode selected.
  3778. info->params.flags &= ~(HDLC_FLAG_TXC_DPLL + HDLC_FLAG_RXC_DPLL);
  3779. /* disable DMA interrupts */
  3780. write_reg(info, TXDMA + DIR, 0);
  3781. write_reg(info, RXDMA + DIR, 0);
  3782. /* MD0, Mode Register 0
  3783. *
  3784. * 07..05 PRCTL<2..0>, Protocol Mode, 100=HDLC
  3785. * 04 AUTO, Auto-enable (RTS/CTS/DCD)
  3786. * 03 Reserved, must be 0
  3787. * 02 CRCCC, CRC Calculation, 1=enabled
  3788. * 01 CRC1, CRC selection, 0=CRC-16,1=CRC-CCITT-16
  3789. * 00 CRC0, CRC initial value, 1 = all 1s
  3790. *
  3791. * 1000 0001
  3792. */
  3793. RegValue = 0x81;
  3794. if (info->params.flags & HDLC_FLAG_AUTO_CTS)
  3795. RegValue |= BIT4;
  3796. if (info->params.flags & HDLC_FLAG_AUTO_DCD)
  3797. RegValue |= BIT4;
  3798. if (info->params.crc_type == HDLC_CRC_16_CCITT)
  3799. RegValue |= BIT2 + BIT1;
  3800. write_reg(info, MD0, RegValue);
  3801. /* MD1, Mode Register 1
  3802. *
  3803. * 07..06 ADDRS<1..0>, Address detect, 00=no addr check
  3804. * 05..04 TXCHR<1..0>, tx char size, 00=8 bits
  3805. * 03..02 RXCHR<1..0>, rx char size, 00=8 bits
  3806. * 01..00 PMPM<1..0>, Parity mode, 00=no parity
  3807. *
  3808. * 0000 0000
  3809. */
  3810. RegValue = 0x00;
  3811. write_reg(info, MD1, RegValue);
  3812. /* MD2, Mode Register 2
  3813. *
  3814. * 07 NRZFM, 0=NRZ, 1=FM
  3815. * 06..05 CODE<1..0> Encoding, 00=NRZ
  3816. * 04..03 DRATE<1..0> DPLL Divisor, 00=8
  3817. * 02 Reserved, must be 0
  3818. * 01..00 CNCT<1..0> Channel connection, 0=normal
  3819. *
  3820. * 0000 0000
  3821. */
  3822. RegValue = 0x00;
  3823. switch(info->params.encoding) {
  3824. case HDLC_ENCODING_NRZI: RegValue |= BIT5; break;
  3825. case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT7 + BIT5; break; /* aka FM1 */
  3826. case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT7 + BIT6; break; /* aka FM0 */
  3827. case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT7; break; /* aka Manchester */
  3828. #if 0
  3829. case HDLC_ENCODING_NRZB: /* not supported */
  3830. case HDLC_ENCODING_NRZI_MARK: /* not supported */
  3831. case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: /* not supported */
  3832. #endif
  3833. }
  3834. if ( info->params.flags & HDLC_FLAG_DPLL_DIV16 ) {
  3835. DpllDivisor = 16;
  3836. RegValue |= BIT3;
  3837. } else if ( info->params.flags & HDLC_FLAG_DPLL_DIV8 ) {
  3838. DpllDivisor = 8;
  3839. } else {
  3840. DpllDivisor = 32;
  3841. RegValue |= BIT4;
  3842. }
  3843. write_reg(info, MD2, RegValue);
  3844. /* RXS, Receive clock source
  3845. *
  3846. * 07 Reserved, must be 0
  3847. * 06..04 RXCS<2..0>, clock source, 000=RxC Pin, 100=BRG, 110=DPLL
  3848. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3849. */
  3850. RegValue=0;
  3851. if (info->params.flags & HDLC_FLAG_RXC_BRG)
  3852. RegValue |= BIT6;
  3853. if (info->params.flags & HDLC_FLAG_RXC_DPLL)
  3854. RegValue |= BIT6 + BIT5;
  3855. write_reg(info, RXS, RegValue);
  3856. /* TXS, Transmit clock source
  3857. *
  3858. * 07 Reserved, must be 0
  3859. * 06..04 RXCS<2..0>, clock source, 000=TxC Pin, 100=BRG, 110=Receive Clock
  3860. * 03..00 RXBR<3..0>, rate divisor, 0000=1
  3861. */
  3862. RegValue=0;
  3863. if (info->params.flags & HDLC_FLAG_TXC_BRG)
  3864. RegValue |= BIT6;
  3865. if (info->params.flags & HDLC_FLAG_TXC_DPLL)
  3866. RegValue |= BIT6 + BIT5;
  3867. write_reg(info, TXS, RegValue);
  3868. if (info->params.flags & HDLC_FLAG_RXC_DPLL)
  3869. set_rate(info, info->params.clock_speed * DpllDivisor);
  3870. else
  3871. set_rate(info, info->params.clock_speed);
  3872. /* GPDATA (General Purpose I/O Data Register)
  3873. *
  3874. * 6,4,2,0 CLKSEL<3..0>, 0 = TcCLK in, 1 = Auxclk out
  3875. */
  3876. if (info->params.flags & HDLC_FLAG_TXC_BRG)
  3877. info->port_array[0]->ctrlreg_value |= (BIT0 << (info->port_num * 2));
  3878. else
  3879. info->port_array[0]->ctrlreg_value &= ~(BIT0 << (info->port_num * 2));
  3880. write_control_reg(info);
  3881. /* RRC Receive Ready Control 0
  3882. *
  3883. * 07..05 Reserved, must be 0
  3884. * 04..00 RRC<4..0> Rx FIFO trigger active
  3885. */
  3886. write_reg(info, RRC, rx_active_fifo_level);
  3887. /* TRC0 Transmit Ready Control 0
  3888. *
  3889. * 07..05 Reserved, must be 0
  3890. * 04..00 TRC<4..0> Tx FIFO trigger active
  3891. */
  3892. write_reg(info, TRC0, tx_active_fifo_level);
  3893. /* TRC1 Transmit Ready Control 1
  3894. *
  3895. * 07..05 Reserved, must be 0
  3896. * 04..00 TRC<4..0> Tx FIFO trigger inactive 0x1f = 32 bytes (full)
  3897. */
  3898. write_reg(info, TRC1, (unsigned char)(tx_negate_fifo_level - 1));
  3899. /* DMR, DMA Mode Register
  3900. *
  3901. * 07..05 Reserved, must be 0
  3902. * 04 TMOD, Transfer Mode: 1=chained-block
  3903. * 03 Reserved, must be 0
  3904. * 02 NF, Number of Frames: 1=multi-frame
  3905. * 01 CNTE, Frame End IRQ Counter enable: 0=disabled
  3906. * 00 Reserved, must be 0
  3907. *
  3908. * 0001 0100
  3909. */
  3910. write_reg(info, TXDMA + DMR, 0x14);
  3911. write_reg(info, RXDMA + DMR, 0x14);
  3912. /* Set chain pointer base (upper 8 bits of 24 bit addr) */
  3913. write_reg(info, RXDMA + CPB,
  3914. (unsigned char)(info->buffer_list_phys >> 16));
  3915. /* Set chain pointer base (upper 8 bits of 24 bit addr) */
  3916. write_reg(info, TXDMA + CPB,
  3917. (unsigned char)(info->buffer_list_phys >> 16));
  3918. /* enable status interrupts. other code enables/disables
  3919. * the individual sources for these two interrupt classes.
  3920. */
  3921. info->ie0_value |= TXINTE + RXINTE;
  3922. write_reg(info, IE0, info->ie0_value);
  3923. /* CTL, MSCI control register
  3924. *
  3925. * 07..06 Reserved, set to 0
  3926. * 05 UDRNC, underrun control, 0=abort 1=CRC+flag (HDLC/BSC)
  3927. * 04 IDLC, idle control, 0=mark 1=idle register
  3928. * 03 BRK, break, 0=off 1 =on (async)
  3929. * 02 SYNCLD, sync char load enable (BSC) 1=enabled
  3930. * 01 GOP, go active on poll (LOOP mode) 1=enabled
  3931. * 00 RTS, RTS output control, 0=active 1=inactive
  3932. *
  3933. * 0001 0001
  3934. */
  3935. RegValue = 0x10;
  3936. if (!(info->serial_signals & SerialSignal_RTS))
  3937. RegValue |= 0x01;
  3938. write_reg(info, CTL, RegValue);
  3939. /* preamble not supported ! */
  3940. tx_set_idle(info);
  3941. tx_stop(info);
  3942. rx_stop(info);
  3943. set_rate(info, info->params.clock_speed);
  3944. if (info->params.loopback)
  3945. enable_loopback(info,1);
  3946. }
  3947. /* Set the transmit HDLC idle mode
  3948. */
  3949. static void tx_set_idle(SLMP_INFO *info)
  3950. {
  3951. unsigned char RegValue = 0xff;
  3952. /* Map API idle mode to SCA register bits */
  3953. switch(info->idle_mode) {
  3954. case HDLC_TXIDLE_FLAGS: RegValue = 0x7e; break;
  3955. case HDLC_TXIDLE_ALT_ZEROS_ONES: RegValue = 0xaa; break;
  3956. case HDLC_TXIDLE_ZEROS: RegValue = 0x00; break;
  3957. case HDLC_TXIDLE_ONES: RegValue = 0xff; break;
  3958. case HDLC_TXIDLE_ALT_MARK_SPACE: RegValue = 0xaa; break;
  3959. case HDLC_TXIDLE_SPACE: RegValue = 0x00; break;
  3960. case HDLC_TXIDLE_MARK: RegValue = 0xff; break;
  3961. }
  3962. write_reg(info, IDL, RegValue);
  3963. }
  3964. /* Query the adapter for the state of the V24 status (input) signals.
  3965. */
  3966. static void get_signals(SLMP_INFO *info)
  3967. {
  3968. u16 status = read_reg(info, SR3);
  3969. u16 gpstatus = read_status_reg(info);
  3970. u16 testbit;
  3971. /* clear all serial signals except DTR and RTS */
  3972. info->serial_signals &= SerialSignal_DTR + SerialSignal_RTS;
  3973. /* set serial signal bits to reflect MISR */
  3974. if (!(status & BIT3))
  3975. info->serial_signals |= SerialSignal_CTS;
  3976. if ( !(status & BIT2))
  3977. info->serial_signals |= SerialSignal_DCD;
  3978. testbit = BIT1 << (info->port_num * 2); // Port 0..3 RI is GPDATA<1,3,5,7>
  3979. if (!(gpstatus & testbit))
  3980. info->serial_signals |= SerialSignal_RI;
  3981. testbit = BIT0 << (info->port_num * 2); // Port 0..3 DSR is GPDATA<0,2,4,6>
  3982. if (!(gpstatus & testbit))
  3983. info->serial_signals |= SerialSignal_DSR;
  3984. }
  3985. /* Set the state of DTR and RTS based on contents of
  3986. * serial_signals member of device context.
  3987. */
  3988. static void set_signals(SLMP_INFO *info)
  3989. {
  3990. unsigned char RegValue;
  3991. u16 EnableBit;
  3992. RegValue = read_reg(info, CTL);
  3993. if (info->serial_signals & SerialSignal_RTS)
  3994. RegValue &= ~BIT0;
  3995. else
  3996. RegValue |= BIT0;
  3997. write_reg(info, CTL, RegValue);
  3998. // Port 0..3 DTR is ctrl reg <1,3,5,7>
  3999. EnableBit = BIT1 << (info->port_num*2);
  4000. if (info->serial_signals & SerialSignal_DTR)
  4001. info->port_array[0]->ctrlreg_value &= ~EnableBit;
  4002. else
  4003. info->port_array[0]->ctrlreg_value |= EnableBit;
  4004. write_control_reg(info);
  4005. }
  4006. /*******************/
  4007. /* DMA Buffer Code */
  4008. /*******************/
  4009. /* Set the count for all receive buffers to SCABUFSIZE
  4010. * and set the current buffer to the first buffer. This effectively
  4011. * makes all buffers free and discards any data in buffers.
  4012. */
  4013. static void rx_reset_buffers(SLMP_INFO *info)
  4014. {
  4015. rx_free_frame_buffers(info, 0, info->rx_buf_count - 1);
  4016. }
  4017. /* Free the buffers used by a received frame
  4018. *
  4019. * info pointer to device instance data
  4020. * first index of 1st receive buffer of frame
  4021. * last index of last receive buffer of frame
  4022. */
  4023. static void rx_free_frame_buffers(SLMP_INFO *info, unsigned int first, unsigned int last)
  4024. {
  4025. bool done = false;
  4026. while(!done) {
  4027. /* reset current buffer for reuse */
  4028. info->rx_buf_list[first].status = 0xff;
  4029. if (first == last) {
  4030. done = true;
  4031. /* set new last rx descriptor address */
  4032. write_reg16(info, RXDMA + EDA, info->rx_buf_list_ex[first].phys_entry);
  4033. }
  4034. first++;
  4035. if (first == info->rx_buf_count)
  4036. first = 0;
  4037. }
  4038. /* set current buffer to next buffer after last buffer of frame */
  4039. info->current_rx_buf = first;
  4040. }
  4041. /* Return a received frame from the receive DMA buffers.
  4042. * Only frames received without errors are returned.
  4043. *
  4044. * Return Value: true if frame returned, otherwise false
  4045. */
  4046. static bool rx_get_frame(SLMP_INFO *info)
  4047. {
  4048. unsigned int StartIndex, EndIndex; /* index of 1st and last buffers of Rx frame */
  4049. unsigned short status;
  4050. unsigned int framesize = 0;
  4051. bool ReturnCode = false;
  4052. unsigned long flags;
  4053. struct tty_struct *tty = info->port.tty;
  4054. unsigned char addr_field = 0xff;
  4055. SCADESC *desc;
  4056. SCADESC_EX *desc_ex;
  4057. CheckAgain:
  4058. /* assume no frame returned, set zero length */
  4059. framesize = 0;
  4060. addr_field = 0xff;
  4061. /*
  4062. * current_rx_buf points to the 1st buffer of the next available
  4063. * receive frame. To find the last buffer of the frame look for
  4064. * a non-zero status field in the buffer entries. (The status
  4065. * field is set by the 16C32 after completing a receive frame.
  4066. */
  4067. StartIndex = EndIndex = info->current_rx_buf;
  4068. for ( ;; ) {
  4069. desc = &info->rx_buf_list[EndIndex];
  4070. desc_ex = &info->rx_buf_list_ex[EndIndex];
  4071. if (desc->status == 0xff)
  4072. goto Cleanup; /* current desc still in use, no frames available */
  4073. if (framesize == 0 && info->params.addr_filter != 0xff)
  4074. addr_field = desc_ex->virt_addr[0];
  4075. framesize += desc->length;
  4076. /* Status != 0 means last buffer of frame */
  4077. if (desc->status)
  4078. break;
  4079. EndIndex++;
  4080. if (EndIndex == info->rx_buf_count)
  4081. EndIndex = 0;
  4082. if (EndIndex == info->current_rx_buf) {
  4083. /* all buffers have been 'used' but none mark */
  4084. /* the end of a frame. Reset buffers and receiver. */
  4085. if ( info->rx_enabled ){
  4086. spin_lock_irqsave(&info->lock,flags);
  4087. rx_start(info);
  4088. spin_unlock_irqrestore(&info->lock,flags);
  4089. }
  4090. goto Cleanup;
  4091. }
  4092. }
  4093. /* check status of receive frame */
  4094. /* frame status is byte stored after frame data
  4095. *
  4096. * 7 EOM (end of msg), 1 = last buffer of frame
  4097. * 6 Short Frame, 1 = short frame
  4098. * 5 Abort, 1 = frame aborted
  4099. * 4 Residue, 1 = last byte is partial
  4100. * 3 Overrun, 1 = overrun occurred during frame reception
  4101. * 2 CRC, 1 = CRC error detected
  4102. *
  4103. */
  4104. status = desc->status;
  4105. /* ignore CRC bit if not using CRC (bit is undefined) */
  4106. /* Note:CRC is not save to data buffer */
  4107. if (info->params.crc_type == HDLC_CRC_NONE)
  4108. status &= ~BIT2;
  4109. if (framesize == 0 ||
  4110. (addr_field != 0xff && addr_field != info->params.addr_filter)) {
  4111. /* discard 0 byte frames, this seems to occur sometime
  4112. * when remote is idling flags.
  4113. */
  4114. rx_free_frame_buffers(info, StartIndex, EndIndex);
  4115. goto CheckAgain;
  4116. }
  4117. if (framesize < 2)
  4118. status |= BIT6;
  4119. if (status & (BIT6+BIT5+BIT3+BIT2)) {
  4120. /* received frame has errors,
  4121. * update counts and mark frame size as 0
  4122. */
  4123. if (status & BIT6)
  4124. info->icount.rxshort++;
  4125. else if (status & BIT5)
  4126. info->icount.rxabort++;
  4127. else if (status & BIT3)
  4128. info->icount.rxover++;
  4129. else
  4130. info->icount.rxcrc++;
  4131. framesize = 0;
  4132. #if SYNCLINK_GENERIC_HDLC
  4133. {
  4134. info->netdev->stats.rx_errors++;
  4135. info->netdev->stats.rx_frame_errors++;
  4136. }
  4137. #endif
  4138. }
  4139. if ( debug_level >= DEBUG_LEVEL_BH )
  4140. printk("%s(%d):%s rx_get_frame() status=%04X size=%d\n",
  4141. __FILE__,__LINE__,info->device_name,status,framesize);
  4142. if ( debug_level >= DEBUG_LEVEL_DATA )
  4143. trace_block(info,info->rx_buf_list_ex[StartIndex].virt_addr,
  4144. min_t(int, framesize,SCABUFSIZE),0);
  4145. if (framesize) {
  4146. if (framesize > info->max_frame_size)
  4147. info->icount.rxlong++;
  4148. else {
  4149. /* copy dma buffer(s) to contiguous intermediate buffer */
  4150. int copy_count = framesize;
  4151. int index = StartIndex;
  4152. unsigned char *ptmp = info->tmp_rx_buf;
  4153. info->tmp_rx_buf_count = framesize;
  4154. info->icount.rxok++;
  4155. while(copy_count) {
  4156. int partial_count = min(copy_count,SCABUFSIZE);
  4157. memcpy( ptmp,
  4158. info->rx_buf_list_ex[index].virt_addr,
  4159. partial_count );
  4160. ptmp += partial_count;
  4161. copy_count -= partial_count;
  4162. if ( ++index == info->rx_buf_count )
  4163. index = 0;
  4164. }
  4165. #if SYNCLINK_GENERIC_HDLC
  4166. if (info->netcount)
  4167. hdlcdev_rx(info,info->tmp_rx_buf,framesize);
  4168. else
  4169. #endif
  4170. ldisc_receive_buf(tty,info->tmp_rx_buf,
  4171. info->flag_buf, framesize);
  4172. }
  4173. }
  4174. /* Free the buffers used by this frame. */
  4175. rx_free_frame_buffers( info, StartIndex, EndIndex );
  4176. ReturnCode = true;
  4177. Cleanup:
  4178. if ( info->rx_enabled && info->rx_overflow ) {
  4179. /* Receiver is enabled, but needs to restarted due to
  4180. * rx buffer overflow. If buffers are empty, restart receiver.
  4181. */
  4182. if (info->rx_buf_list[EndIndex].status == 0xff) {
  4183. spin_lock_irqsave(&info->lock,flags);
  4184. rx_start(info);
  4185. spin_unlock_irqrestore(&info->lock,flags);
  4186. }
  4187. }
  4188. return ReturnCode;
  4189. }
  4190. /* load the transmit DMA buffer with data
  4191. */
  4192. static void tx_load_dma_buffer(SLMP_INFO *info, const char *buf, unsigned int count)
  4193. {
  4194. unsigned short copy_count;
  4195. unsigned int i = 0;
  4196. SCADESC *desc;
  4197. SCADESC_EX *desc_ex;
  4198. if ( debug_level >= DEBUG_LEVEL_DATA )
  4199. trace_block(info,buf, min_t(int, count,SCABUFSIZE), 1);
  4200. /* Copy source buffer to one or more DMA buffers, starting with
  4201. * the first transmit dma buffer.
  4202. */
  4203. for(i=0;;)
  4204. {
  4205. copy_count = min_t(unsigned short,count,SCABUFSIZE);
  4206. desc = &info->tx_buf_list[i];
  4207. desc_ex = &info->tx_buf_list_ex[i];
  4208. load_pci_memory(info, desc_ex->virt_addr,buf,copy_count);
  4209. desc->length = copy_count;
  4210. desc->status = 0;
  4211. buf += copy_count;
  4212. count -= copy_count;
  4213. if (!count)
  4214. break;
  4215. i++;
  4216. if (i >= info->tx_buf_count)
  4217. i = 0;
  4218. }
  4219. info->tx_buf_list[i].status = 0x81; /* set EOM and EOT status */
  4220. info->last_tx_buf = ++i;
  4221. }
  4222. static bool register_test(SLMP_INFO *info)
  4223. {
  4224. static unsigned char testval[] = {0x00, 0xff, 0xaa, 0x55, 0x69, 0x96};
  4225. static unsigned int count = ARRAY_SIZE(testval);
  4226. unsigned int i;
  4227. bool rc = true;
  4228. unsigned long flags;
  4229. spin_lock_irqsave(&info->lock,flags);
  4230. reset_port(info);
  4231. /* assume failure */
  4232. info->init_error = DiagStatus_AddressFailure;
  4233. /* Write bit patterns to various registers but do it out of */
  4234. /* sync, then read back and verify values. */
  4235. for (i = 0 ; i < count ; i++) {
  4236. write_reg(info, TMC, testval[i]);
  4237. write_reg(info, IDL, testval[(i+1)%count]);
  4238. write_reg(info, SA0, testval[(i+2)%count]);
  4239. write_reg(info, SA1, testval[(i+3)%count]);
  4240. if ( (read_reg(info, TMC) != testval[i]) ||
  4241. (read_reg(info, IDL) != testval[(i+1)%count]) ||
  4242. (read_reg(info, SA0) != testval[(i+2)%count]) ||
  4243. (read_reg(info, SA1) != testval[(i+3)%count]) )
  4244. {
  4245. rc = false;
  4246. break;
  4247. }
  4248. }
  4249. reset_port(info);
  4250. spin_unlock_irqrestore(&info->lock,flags);
  4251. return rc;
  4252. }
  4253. static bool irq_test(SLMP_INFO *info)
  4254. {
  4255. unsigned long timeout;
  4256. unsigned long flags;
  4257. unsigned char timer = (info->port_num & 1) ? TIMER2 : TIMER0;
  4258. spin_lock_irqsave(&info->lock,flags);
  4259. reset_port(info);
  4260. /* assume failure */
  4261. info->init_error = DiagStatus_IrqFailure;
  4262. info->irq_occurred = false;
  4263. /* setup timer0 on SCA0 to interrupt */
  4264. /* IER2<7..4> = timer<3..0> interrupt enables (1=enabled) */
  4265. write_reg(info, IER2, (unsigned char)((info->port_num & 1) ? BIT6 : BIT4));
  4266. write_reg(info, (unsigned char)(timer + TEPR), 0); /* timer expand prescale */
  4267. write_reg16(info, (unsigned char)(timer + TCONR), 1); /* timer constant */
  4268. /* TMCS, Timer Control/Status Register
  4269. *
  4270. * 07 CMF, Compare match flag (read only) 1=match
  4271. * 06 ECMI, CMF Interrupt Enable: 1=enabled
  4272. * 05 Reserved, must be 0
  4273. * 04 TME, Timer Enable
  4274. * 03..00 Reserved, must be 0
  4275. *
  4276. * 0101 0000
  4277. */
  4278. write_reg(info, (unsigned char)(timer + TMCS), 0x50);
  4279. spin_unlock_irqrestore(&info->lock,flags);
  4280. timeout=100;
  4281. while( timeout-- && !info->irq_occurred ) {
  4282. msleep_interruptible(10);
  4283. }
  4284. spin_lock_irqsave(&info->lock,flags);
  4285. reset_port(info);
  4286. spin_unlock_irqrestore(&info->lock,flags);
  4287. return info->irq_occurred;
  4288. }
  4289. /* initialize individual SCA device (2 ports)
  4290. */
  4291. static bool sca_init(SLMP_INFO *info)
  4292. {
  4293. /* set wait controller to single mem partition (low), no wait states */
  4294. write_reg(info, PABR0, 0); /* wait controller addr boundary 0 */
  4295. write_reg(info, PABR1, 0); /* wait controller addr boundary 1 */
  4296. write_reg(info, WCRL, 0); /* wait controller low range */
  4297. write_reg(info, WCRM, 0); /* wait controller mid range */
  4298. write_reg(info, WCRH, 0); /* wait controller high range */
  4299. /* DPCR, DMA Priority Control
  4300. *
  4301. * 07..05 Not used, must be 0
  4302. * 04 BRC, bus release condition: 0=all transfers complete
  4303. * 03 CCC, channel change condition: 0=every cycle
  4304. * 02..00 PR<2..0>, priority 100=round robin
  4305. *
  4306. * 00000100 = 0x04
  4307. */
  4308. write_reg(info, DPCR, dma_priority);
  4309. /* DMA Master Enable, BIT7: 1=enable all channels */
  4310. write_reg(info, DMER, 0x80);
  4311. /* enable all interrupt classes */
  4312. write_reg(info, IER0, 0xff); /* TxRDY,RxRDY,TxINT,RxINT (ports 0-1) */
  4313. write_reg(info, IER1, 0xff); /* DMIB,DMIA (channels 0-3) */
  4314. write_reg(info, IER2, 0xf0); /* TIRQ (timers 0-3) */
  4315. /* ITCR, interrupt control register
  4316. * 07 IPC, interrupt priority, 0=MSCI->DMA
  4317. * 06..05 IAK<1..0>, Acknowledge cycle, 00=non-ack cycle
  4318. * 04 VOS, Vector Output, 0=unmodified vector
  4319. * 03..00 Reserved, must be 0
  4320. */
  4321. write_reg(info, ITCR, 0);
  4322. return true;
  4323. }
  4324. /* initialize adapter hardware
  4325. */
  4326. static bool init_adapter(SLMP_INFO *info)
  4327. {
  4328. int i;
  4329. /* Set BIT30 of Local Control Reg 0x50 to reset SCA */
  4330. volatile u32 *MiscCtrl = (u32 *)(info->lcr_base + 0x50);
  4331. u32 readval;
  4332. info->misc_ctrl_value |= BIT30;
  4333. *MiscCtrl = info->misc_ctrl_value;
  4334. /*
  4335. * Force at least 170ns delay before clearing
  4336. * reset bit. Each read from LCR takes at least
  4337. * 30ns so 10 times for 300ns to be safe.
  4338. */
  4339. for(i=0;i<10;i++)
  4340. readval = *MiscCtrl;
  4341. info->misc_ctrl_value &= ~BIT30;
  4342. *MiscCtrl = info->misc_ctrl_value;
  4343. /* init control reg (all DTRs off, all clksel=input) */
  4344. info->ctrlreg_value = 0xaa;
  4345. write_control_reg(info);
  4346. {
  4347. volatile u32 *LCR1BRDR = (u32 *)(info->lcr_base + 0x2c);
  4348. lcr1_brdr_value &= ~(BIT5 + BIT4 + BIT3);
  4349. switch(read_ahead_count)
  4350. {
  4351. case 16:
  4352. lcr1_brdr_value |= BIT5 + BIT4 + BIT3;
  4353. break;
  4354. case 8:
  4355. lcr1_brdr_value |= BIT5 + BIT4;
  4356. break;
  4357. case 4:
  4358. lcr1_brdr_value |= BIT5 + BIT3;
  4359. break;
  4360. case 0:
  4361. lcr1_brdr_value |= BIT5;
  4362. break;
  4363. }
  4364. *LCR1BRDR = lcr1_brdr_value;
  4365. *MiscCtrl = misc_ctrl_value;
  4366. }
  4367. sca_init(info->port_array[0]);
  4368. sca_init(info->port_array[2]);
  4369. return true;
  4370. }
  4371. /* Loopback an HDLC frame to test the hardware
  4372. * interrupt and DMA functions.
  4373. */
  4374. static bool loopback_test(SLMP_INFO *info)
  4375. {
  4376. #define TESTFRAMESIZE 20
  4377. unsigned long timeout;
  4378. u16 count = TESTFRAMESIZE;
  4379. unsigned char buf[TESTFRAMESIZE];
  4380. bool rc = false;
  4381. unsigned long flags;
  4382. struct tty_struct *oldtty = info->port.tty;
  4383. u32 speed = info->params.clock_speed;
  4384. info->params.clock_speed = 3686400;
  4385. info->port.tty = NULL;
  4386. /* assume failure */
  4387. info->init_error = DiagStatus_DmaFailure;
  4388. /* build and send transmit frame */
  4389. for (count = 0; count < TESTFRAMESIZE;++count)
  4390. buf[count] = (unsigned char)count;
  4391. memset(info->tmp_rx_buf,0,TESTFRAMESIZE);
  4392. /* program hardware for HDLC and enabled receiver */
  4393. spin_lock_irqsave(&info->lock,flags);
  4394. hdlc_mode(info);
  4395. enable_loopback(info,1);
  4396. rx_start(info);
  4397. info->tx_count = count;
  4398. tx_load_dma_buffer(info,buf,count);
  4399. tx_start(info);
  4400. spin_unlock_irqrestore(&info->lock,flags);
  4401. /* wait for receive complete */
  4402. /* Set a timeout for waiting for interrupt. */
  4403. for ( timeout = 100; timeout; --timeout ) {
  4404. msleep_interruptible(10);
  4405. if (rx_get_frame(info)) {
  4406. rc = true;
  4407. break;
  4408. }
  4409. }
  4410. /* verify received frame length and contents */
  4411. if (rc &&
  4412. ( info->tmp_rx_buf_count != count ||
  4413. memcmp(buf, info->tmp_rx_buf,count))) {
  4414. rc = false;
  4415. }
  4416. spin_lock_irqsave(&info->lock,flags);
  4417. reset_adapter(info);
  4418. spin_unlock_irqrestore(&info->lock,flags);
  4419. info->params.clock_speed = speed;
  4420. info->port.tty = oldtty;
  4421. return rc;
  4422. }
  4423. /* Perform diagnostics on hardware
  4424. */
  4425. static int adapter_test( SLMP_INFO *info )
  4426. {
  4427. unsigned long flags;
  4428. if ( debug_level >= DEBUG_LEVEL_INFO )
  4429. printk( "%s(%d):Testing device %s\n",
  4430. __FILE__,__LINE__,info->device_name );
  4431. spin_lock_irqsave(&info->lock,flags);
  4432. init_adapter(info);
  4433. spin_unlock_irqrestore(&info->lock,flags);
  4434. info->port_array[0]->port_count = 0;
  4435. if ( register_test(info->port_array[0]) &&
  4436. register_test(info->port_array[1])) {
  4437. info->port_array[0]->port_count = 2;
  4438. if ( register_test(info->port_array[2]) &&
  4439. register_test(info->port_array[3]) )
  4440. info->port_array[0]->port_count += 2;
  4441. }
  4442. else {
  4443. printk( "%s(%d):Register test failure for device %s Addr=%08lX\n",
  4444. __FILE__,__LINE__,info->device_name, (unsigned long)(info->phys_sca_base));
  4445. return -ENODEV;
  4446. }
  4447. if ( !irq_test(info->port_array[0]) ||
  4448. !irq_test(info->port_array[1]) ||
  4449. (info->port_count == 4 && !irq_test(info->port_array[2])) ||
  4450. (info->port_count == 4 && !irq_test(info->port_array[3]))) {
  4451. printk( "%s(%d):Interrupt test failure for device %s IRQ=%d\n",
  4452. __FILE__,__LINE__,info->device_name, (unsigned short)(info->irq_level) );
  4453. return -ENODEV;
  4454. }
  4455. if (!loopback_test(info->port_array[0]) ||
  4456. !loopback_test(info->port_array[1]) ||
  4457. (info->port_count == 4 && !loopback_test(info->port_array[2])) ||
  4458. (info->port_count == 4 && !loopback_test(info->port_array[3]))) {
  4459. printk( "%s(%d):DMA test failure for device %s\n",
  4460. __FILE__,__LINE__,info->device_name);
  4461. return -ENODEV;
  4462. }
  4463. if ( debug_level >= DEBUG_LEVEL_INFO )
  4464. printk( "%s(%d):device %s passed diagnostics\n",
  4465. __FILE__,__LINE__,info->device_name );
  4466. info->port_array[0]->init_error = 0;
  4467. info->port_array[1]->init_error = 0;
  4468. if ( info->port_count > 2 ) {
  4469. info->port_array[2]->init_error = 0;
  4470. info->port_array[3]->init_error = 0;
  4471. }
  4472. return 0;
  4473. }
  4474. /* Test the shared memory on a PCI adapter.
  4475. */
  4476. static bool memory_test(SLMP_INFO *info)
  4477. {
  4478. static unsigned long testval[] = { 0x0, 0x55555555, 0xaaaaaaaa,
  4479. 0x66666666, 0x99999999, 0xffffffff, 0x12345678 };
  4480. unsigned long count = ARRAY_SIZE(testval);
  4481. unsigned long i;
  4482. unsigned long limit = SCA_MEM_SIZE/sizeof(unsigned long);
  4483. unsigned long * addr = (unsigned long *)info->memory_base;
  4484. /* Test data lines with test pattern at one location. */
  4485. for ( i = 0 ; i < count ; i++ ) {
  4486. *addr = testval[i];
  4487. if ( *addr != testval[i] )
  4488. return false;
  4489. }
  4490. /* Test address lines with incrementing pattern over */
  4491. /* entire address range. */
  4492. for ( i = 0 ; i < limit ; i++ ) {
  4493. *addr = i * 4;
  4494. addr++;
  4495. }
  4496. addr = (unsigned long *)info->memory_base;
  4497. for ( i = 0 ; i < limit ; i++ ) {
  4498. if ( *addr != i * 4 )
  4499. return false;
  4500. addr++;
  4501. }
  4502. memset( info->memory_base, 0, SCA_MEM_SIZE );
  4503. return true;
  4504. }
  4505. /* Load data into PCI adapter shared memory.
  4506. *
  4507. * The PCI9050 releases control of the local bus
  4508. * after completing the current read or write operation.
  4509. *
  4510. * While the PCI9050 write FIFO not empty, the
  4511. * PCI9050 treats all of the writes as a single transaction
  4512. * and does not release the bus. This causes DMA latency problems
  4513. * at high speeds when copying large data blocks to the shared memory.
  4514. *
  4515. * This function breaks a write into multiple transations by
  4516. * interleaving a read which flushes the write FIFO and 'completes'
  4517. * the write transation. This allows any pending DMA request to gain control
  4518. * of the local bus in a timely fasion.
  4519. */
  4520. static void load_pci_memory(SLMP_INFO *info, char* dest, const char* src, unsigned short count)
  4521. {
  4522. /* A load interval of 16 allows for 4 32-bit writes at */
  4523. /* 136ns each for a maximum latency of 542ns on the local bus.*/
  4524. unsigned short interval = count / sca_pci_load_interval;
  4525. unsigned short i;
  4526. for ( i = 0 ; i < interval ; i++ )
  4527. {
  4528. memcpy(dest, src, sca_pci_load_interval);
  4529. read_status_reg(info);
  4530. dest += sca_pci_load_interval;
  4531. src += sca_pci_load_interval;
  4532. }
  4533. memcpy(dest, src, count % sca_pci_load_interval);
  4534. }
  4535. static void trace_block(SLMP_INFO *info,const char* data, int count, int xmit)
  4536. {
  4537. int i;
  4538. int linecount;
  4539. if (xmit)
  4540. printk("%s tx data:\n",info->device_name);
  4541. else
  4542. printk("%s rx data:\n",info->device_name);
  4543. while(count) {
  4544. if (count > 16)
  4545. linecount = 16;
  4546. else
  4547. linecount = count;
  4548. for(i=0;i<linecount;i++)
  4549. printk("%02X ",(unsigned char)data[i]);
  4550. for(;i<17;i++)
  4551. printk(" ");
  4552. for(i=0;i<linecount;i++) {
  4553. if (data[i]>=040 && data[i]<=0176)
  4554. printk("%c",data[i]);
  4555. else
  4556. printk(".");
  4557. }
  4558. printk("\n");
  4559. data += linecount;
  4560. count -= linecount;
  4561. }
  4562. } /* end of trace_block() */
  4563. /* called when HDLC frame times out
  4564. * update stats and do tx completion processing
  4565. */
  4566. static void tx_timeout(unsigned long context)
  4567. {
  4568. SLMP_INFO *info = (SLMP_INFO*)context;
  4569. unsigned long flags;
  4570. if ( debug_level >= DEBUG_LEVEL_INFO )
  4571. printk( "%s(%d):%s tx_timeout()\n",
  4572. __FILE__,__LINE__,info->device_name);
  4573. if(info->tx_active && info->params.mode == MGSL_MODE_HDLC) {
  4574. info->icount.txtimeout++;
  4575. }
  4576. spin_lock_irqsave(&info->lock,flags);
  4577. info->tx_active = false;
  4578. info->tx_count = info->tx_put = info->tx_get = 0;
  4579. spin_unlock_irqrestore(&info->lock,flags);
  4580. #if SYNCLINK_GENERIC_HDLC
  4581. if (info->netcount)
  4582. hdlcdev_tx_done(info);
  4583. else
  4584. #endif
  4585. bh_transmit(info);
  4586. }
  4587. /* called to periodically check the DSR/RI modem signal input status
  4588. */
  4589. static void status_timeout(unsigned long context)
  4590. {
  4591. u16 status = 0;
  4592. SLMP_INFO *info = (SLMP_INFO*)context;
  4593. unsigned long flags;
  4594. unsigned char delta;
  4595. spin_lock_irqsave(&info->lock,flags);
  4596. get_signals(info);
  4597. spin_unlock_irqrestore(&info->lock,flags);
  4598. /* check for DSR/RI state change */
  4599. delta = info->old_signals ^ info->serial_signals;
  4600. info->old_signals = info->serial_signals;
  4601. if (delta & SerialSignal_DSR)
  4602. status |= MISCSTATUS_DSR_LATCHED|(info->serial_signals&SerialSignal_DSR);
  4603. if (delta & SerialSignal_RI)
  4604. status |= MISCSTATUS_RI_LATCHED|(info->serial_signals&SerialSignal_RI);
  4605. if (delta & SerialSignal_DCD)
  4606. status |= MISCSTATUS_DCD_LATCHED|(info->serial_signals&SerialSignal_DCD);
  4607. if (delta & SerialSignal_CTS)
  4608. status |= MISCSTATUS_CTS_LATCHED|(info->serial_signals&SerialSignal_CTS);
  4609. if (status)
  4610. isr_io_pin(info,status);
  4611. mod_timer(&info->status_timer, jiffies + msecs_to_jiffies(10));
  4612. }
  4613. /* Register Access Routines -
  4614. * All registers are memory mapped
  4615. */
  4616. #define CALC_REGADDR() \
  4617. unsigned char * RegAddr = (unsigned char*)(info->sca_base + Addr); \
  4618. if (info->port_num > 1) \
  4619. RegAddr += 256; /* port 0-1 SCA0, 2-3 SCA1 */ \
  4620. if ( info->port_num & 1) { \
  4621. if (Addr > 0x7f) \
  4622. RegAddr += 0x40; /* DMA access */ \
  4623. else if (Addr > 0x1f && Addr < 0x60) \
  4624. RegAddr += 0x20; /* MSCI access */ \
  4625. }
  4626. static unsigned char read_reg(SLMP_INFO * info, unsigned char Addr)
  4627. {
  4628. CALC_REGADDR();
  4629. return *RegAddr;
  4630. }
  4631. static void write_reg(SLMP_INFO * info, unsigned char Addr, unsigned char Value)
  4632. {
  4633. CALC_REGADDR();
  4634. *RegAddr = Value;
  4635. }
  4636. static u16 read_reg16(SLMP_INFO * info, unsigned char Addr)
  4637. {
  4638. CALC_REGADDR();
  4639. return *((u16 *)RegAddr);
  4640. }
  4641. static void write_reg16(SLMP_INFO * info, unsigned char Addr, u16 Value)
  4642. {
  4643. CALC_REGADDR();
  4644. *((u16 *)RegAddr) = Value;
  4645. }
  4646. static unsigned char read_status_reg(SLMP_INFO * info)
  4647. {
  4648. unsigned char *RegAddr = (unsigned char *)info->statctrl_base;
  4649. return *RegAddr;
  4650. }
  4651. static void write_control_reg(SLMP_INFO * info)
  4652. {
  4653. unsigned char *RegAddr = (unsigned char *)info->statctrl_base;
  4654. *RegAddr = info->port_array[0]->ctrlreg_value;
  4655. }
  4656. static int __devinit synclinkmp_init_one (struct pci_dev *dev,
  4657. const struct pci_device_id *ent)
  4658. {
  4659. if (pci_enable_device(dev)) {
  4660. printk("error enabling pci device %p\n", dev);
  4661. return -EIO;
  4662. }
  4663. device_init( ++synclinkmp_adapter_count, dev );
  4664. return 0;
  4665. }
  4666. static void __devexit synclinkmp_remove_one (struct pci_dev *dev)
  4667. {
  4668. }