intel-agp.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  47. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  48. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  49. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  50. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
  51. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
  52. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  53. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  54. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  55. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  56. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  57. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  58. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
  59. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
  60. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
  61. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
  62. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
  63. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
  64. /* cover 915 and 945 variants */
  65. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  67. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  71. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  77. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  78. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  82. #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  84. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  89. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
  91. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
  92. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
  93. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB)
  94. extern int agp_memory_reserved;
  95. /* Intel 815 register */
  96. #define INTEL_815_APCONT 0x51
  97. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  98. /* Intel i820 registers */
  99. #define INTEL_I820_RDCR 0x51
  100. #define INTEL_I820_ERRSTS 0xc8
  101. /* Intel i840 registers */
  102. #define INTEL_I840_MCHCFG 0x50
  103. #define INTEL_I840_ERRSTS 0xc8
  104. /* Intel i850 registers */
  105. #define INTEL_I850_MCHCFG 0x50
  106. #define INTEL_I850_ERRSTS 0xc8
  107. /* intel 915G registers */
  108. #define I915_GMADDR 0x18
  109. #define I915_MMADDR 0x10
  110. #define I915_PTEADDR 0x1C
  111. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  112. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  113. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  114. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  115. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  116. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  117. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  118. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  119. #define I915_IFPADDR 0x60
  120. /* Intel 965G registers */
  121. #define I965_MSAC 0x62
  122. #define I965_IFPADDR 0x70
  123. /* Intel 7505 registers */
  124. #define INTEL_I7505_APSIZE 0x74
  125. #define INTEL_I7505_NCAPID 0x60
  126. #define INTEL_I7505_NISTAT 0x6c
  127. #define INTEL_I7505_ATTBASE 0x78
  128. #define INTEL_I7505_ERRSTS 0x42
  129. #define INTEL_I7505_AGPCTRL 0x70
  130. #define INTEL_I7505_MCHCFG 0x50
  131. static const struct aper_size_info_fixed intel_i810_sizes[] =
  132. {
  133. {64, 16384, 4},
  134. /* The 32M mode still requires a 64k gatt */
  135. {32, 8192, 4}
  136. };
  137. #define AGP_DCACHE_MEMORY 1
  138. #define AGP_PHYS_MEMORY 2
  139. #define INTEL_AGP_CACHED_MEMORY 3
  140. static struct gatt_mask intel_i810_masks[] =
  141. {
  142. {.mask = I810_PTE_VALID, .type = 0},
  143. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  144. {.mask = I810_PTE_VALID, .type = 0},
  145. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  146. .type = INTEL_AGP_CACHED_MEMORY}
  147. };
  148. static struct _intel_private {
  149. struct pci_dev *pcidev; /* device one */
  150. u8 __iomem *registers;
  151. u32 __iomem *gtt; /* I915G */
  152. int num_dcache_entries;
  153. /* gtt_entries is the number of gtt entries that are already mapped
  154. * to stolen memory. Stolen memory is larger than the memory mapped
  155. * through gtt_entries, as it includes some reserved space for the BIOS
  156. * popup and for the GTT.
  157. */
  158. int gtt_entries; /* i830+ */
  159. int gtt_total_size;
  160. union {
  161. void __iomem *i9xx_flush_page;
  162. void *i8xx_flush_page;
  163. };
  164. struct page *i8xx_page;
  165. struct resource ifp_resource;
  166. int resource_valid;
  167. } intel_private;
  168. #ifdef USE_PCI_DMA_API
  169. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  170. {
  171. *ret = pci_map_page(intel_private.pcidev, page, 0,
  172. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  173. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  174. return -EINVAL;
  175. return 0;
  176. }
  177. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  178. {
  179. pci_unmap_page(intel_private.pcidev, dma,
  180. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  181. }
  182. static void intel_agp_free_sglist(struct agp_memory *mem)
  183. {
  184. struct sg_table st;
  185. st.sgl = mem->sg_list;
  186. st.orig_nents = st.nents = mem->page_count;
  187. sg_free_table(&st);
  188. mem->sg_list = NULL;
  189. mem->num_sg = 0;
  190. }
  191. static int intel_agp_map_memory(struct agp_memory *mem)
  192. {
  193. struct sg_table st;
  194. struct scatterlist *sg;
  195. int i;
  196. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  197. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  198. return -ENOMEM;
  199. mem->sg_list = sg = st.sgl;
  200. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  201. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  202. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  203. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  204. if (unlikely(!mem->num_sg)) {
  205. intel_agp_free_sglist(mem);
  206. return -ENOMEM;
  207. }
  208. return 0;
  209. }
  210. static void intel_agp_unmap_memory(struct agp_memory *mem)
  211. {
  212. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  213. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  214. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  215. intel_agp_free_sglist(mem);
  216. }
  217. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  218. off_t pg_start, int mask_type)
  219. {
  220. struct scatterlist *sg;
  221. int i, j;
  222. j = pg_start;
  223. WARN_ON(!mem->num_sg);
  224. if (mem->num_sg == mem->page_count) {
  225. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  226. writel(agp_bridge->driver->mask_memory(agp_bridge,
  227. sg_dma_address(sg), mask_type),
  228. intel_private.gtt+j);
  229. j++;
  230. }
  231. } else {
  232. /* sg may merge pages, but we have to seperate
  233. * per-page addr for GTT */
  234. unsigned int len, m;
  235. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  236. len = sg_dma_len(sg) / PAGE_SIZE;
  237. for (m = 0; m < len; m++) {
  238. writel(agp_bridge->driver->mask_memory(agp_bridge,
  239. sg_dma_address(sg) + m * PAGE_SIZE,
  240. mask_type),
  241. intel_private.gtt+j);
  242. j++;
  243. }
  244. }
  245. }
  246. readl(intel_private.gtt+j-1);
  247. }
  248. #else
  249. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  250. off_t pg_start, int mask_type)
  251. {
  252. int i, j;
  253. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  254. writel(agp_bridge->driver->mask_memory(agp_bridge,
  255. page_to_phys(mem->pages[i]), mask_type),
  256. intel_private.gtt+j);
  257. }
  258. readl(intel_private.gtt+j-1);
  259. }
  260. #endif
  261. static int intel_i810_fetch_size(void)
  262. {
  263. u32 smram_miscc;
  264. struct aper_size_info_fixed *values;
  265. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  266. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  267. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  268. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  269. return 0;
  270. }
  271. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  272. agp_bridge->previous_size =
  273. agp_bridge->current_size = (void *) (values + 1);
  274. agp_bridge->aperture_size_idx = 1;
  275. return values[1].size;
  276. } else {
  277. agp_bridge->previous_size =
  278. agp_bridge->current_size = (void *) (values);
  279. agp_bridge->aperture_size_idx = 0;
  280. return values[0].size;
  281. }
  282. return 0;
  283. }
  284. static int intel_i810_configure(void)
  285. {
  286. struct aper_size_info_fixed *current_size;
  287. u32 temp;
  288. int i;
  289. current_size = A_SIZE_FIX(agp_bridge->current_size);
  290. if (!intel_private.registers) {
  291. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  292. temp &= 0xfff80000;
  293. intel_private.registers = ioremap(temp, 128 * 4096);
  294. if (!intel_private.registers) {
  295. dev_err(&intel_private.pcidev->dev,
  296. "can't remap memory\n");
  297. return -ENOMEM;
  298. }
  299. }
  300. if ((readl(intel_private.registers+I810_DRAM_CTL)
  301. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  302. /* This will need to be dynamically assigned */
  303. dev_info(&intel_private.pcidev->dev,
  304. "detected 4MB dedicated video ram\n");
  305. intel_private.num_dcache_entries = 1024;
  306. }
  307. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  308. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  309. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  310. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  311. if (agp_bridge->driver->needs_scratch_page) {
  312. for (i = 0; i < current_size->num_entries; i++) {
  313. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  314. }
  315. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  316. }
  317. global_cache_flush();
  318. return 0;
  319. }
  320. static void intel_i810_cleanup(void)
  321. {
  322. writel(0, intel_private.registers+I810_PGETBL_CTL);
  323. readl(intel_private.registers); /* PCI Posting. */
  324. iounmap(intel_private.registers);
  325. }
  326. static void intel_i810_tlbflush(struct agp_memory *mem)
  327. {
  328. return;
  329. }
  330. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  331. {
  332. return;
  333. }
  334. /* Exists to support ARGB cursors */
  335. static struct page *i8xx_alloc_pages(void)
  336. {
  337. struct page *page;
  338. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  339. if (page == NULL)
  340. return NULL;
  341. if (set_pages_uc(page, 4) < 0) {
  342. set_pages_wb(page, 4);
  343. __free_pages(page, 2);
  344. return NULL;
  345. }
  346. get_page(page);
  347. atomic_inc(&agp_bridge->current_memory_agp);
  348. return page;
  349. }
  350. static void i8xx_destroy_pages(struct page *page)
  351. {
  352. if (page == NULL)
  353. return;
  354. set_pages_wb(page, 4);
  355. put_page(page);
  356. __free_pages(page, 2);
  357. atomic_dec(&agp_bridge->current_memory_agp);
  358. }
  359. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  360. int type)
  361. {
  362. if (type < AGP_USER_TYPES)
  363. return type;
  364. else if (type == AGP_USER_CACHED_MEMORY)
  365. return INTEL_AGP_CACHED_MEMORY;
  366. else
  367. return 0;
  368. }
  369. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  370. int type)
  371. {
  372. int i, j, num_entries;
  373. void *temp;
  374. int ret = -EINVAL;
  375. int mask_type;
  376. if (mem->page_count == 0)
  377. goto out;
  378. temp = agp_bridge->current_size;
  379. num_entries = A_SIZE_FIX(temp)->num_entries;
  380. if ((pg_start + mem->page_count) > num_entries)
  381. goto out_err;
  382. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  383. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  384. ret = -EBUSY;
  385. goto out_err;
  386. }
  387. }
  388. if (type != mem->type)
  389. goto out_err;
  390. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  391. switch (mask_type) {
  392. case AGP_DCACHE_MEMORY:
  393. if (!mem->is_flushed)
  394. global_cache_flush();
  395. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  396. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  397. intel_private.registers+I810_PTE_BASE+(i*4));
  398. }
  399. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  400. break;
  401. case AGP_PHYS_MEMORY:
  402. case AGP_NORMAL_MEMORY:
  403. if (!mem->is_flushed)
  404. global_cache_flush();
  405. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  406. writel(agp_bridge->driver->mask_memory(agp_bridge,
  407. page_to_phys(mem->pages[i]), mask_type),
  408. intel_private.registers+I810_PTE_BASE+(j*4));
  409. }
  410. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  411. break;
  412. default:
  413. goto out_err;
  414. }
  415. agp_bridge->driver->tlb_flush(mem);
  416. out:
  417. ret = 0;
  418. out_err:
  419. mem->is_flushed = true;
  420. return ret;
  421. }
  422. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  423. int type)
  424. {
  425. int i;
  426. if (mem->page_count == 0)
  427. return 0;
  428. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  429. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  430. }
  431. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  432. agp_bridge->driver->tlb_flush(mem);
  433. return 0;
  434. }
  435. /*
  436. * The i810/i830 requires a physical address to program its mouse
  437. * pointer into hardware.
  438. * However the Xserver still writes to it through the agp aperture.
  439. */
  440. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  441. {
  442. struct agp_memory *new;
  443. struct page *page;
  444. switch (pg_count) {
  445. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  446. break;
  447. case 4:
  448. /* kludge to get 4 physical pages for ARGB cursor */
  449. page = i8xx_alloc_pages();
  450. break;
  451. default:
  452. return NULL;
  453. }
  454. if (page == NULL)
  455. return NULL;
  456. new = agp_create_memory(pg_count);
  457. if (new == NULL)
  458. return NULL;
  459. new->pages[0] = page;
  460. if (pg_count == 4) {
  461. /* kludge to get 4 physical pages for ARGB cursor */
  462. new->pages[1] = new->pages[0] + 1;
  463. new->pages[2] = new->pages[1] + 1;
  464. new->pages[3] = new->pages[2] + 1;
  465. }
  466. new->page_count = pg_count;
  467. new->num_scratch_pages = pg_count;
  468. new->type = AGP_PHYS_MEMORY;
  469. new->physical = page_to_phys(new->pages[0]);
  470. return new;
  471. }
  472. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  473. {
  474. struct agp_memory *new;
  475. if (type == AGP_DCACHE_MEMORY) {
  476. if (pg_count != intel_private.num_dcache_entries)
  477. return NULL;
  478. new = agp_create_memory(1);
  479. if (new == NULL)
  480. return NULL;
  481. new->type = AGP_DCACHE_MEMORY;
  482. new->page_count = pg_count;
  483. new->num_scratch_pages = 0;
  484. agp_free_page_array(new);
  485. return new;
  486. }
  487. if (type == AGP_PHYS_MEMORY)
  488. return alloc_agpphysmem_i8xx(pg_count, type);
  489. return NULL;
  490. }
  491. static void intel_i810_free_by_type(struct agp_memory *curr)
  492. {
  493. agp_free_key(curr->key);
  494. if (curr->type == AGP_PHYS_MEMORY) {
  495. if (curr->page_count == 4)
  496. i8xx_destroy_pages(curr->pages[0]);
  497. else {
  498. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  499. AGP_PAGE_DESTROY_UNMAP);
  500. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  501. AGP_PAGE_DESTROY_FREE);
  502. }
  503. agp_free_page_array(curr);
  504. }
  505. kfree(curr);
  506. }
  507. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  508. dma_addr_t addr, int type)
  509. {
  510. /* Type checking must be done elsewhere */
  511. return addr | bridge->driver->masks[type].mask;
  512. }
  513. static struct aper_size_info_fixed intel_i830_sizes[] =
  514. {
  515. {128, 32768, 5},
  516. /* The 64M mode still requires a 128k gatt */
  517. {64, 16384, 5},
  518. {256, 65536, 6},
  519. {512, 131072, 7},
  520. };
  521. static void intel_i830_init_gtt_entries(void)
  522. {
  523. u16 gmch_ctrl;
  524. int gtt_entries;
  525. u8 rdct;
  526. int local = 0;
  527. static const int ddt[4] = { 0, 16, 32, 64 };
  528. int size; /* reserved space (in kb) at the top of stolen memory */
  529. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  530. if (IS_I965) {
  531. u32 pgetbl_ctl;
  532. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  533. /* The 965 has a field telling us the size of the GTT,
  534. * which may be larger than what is necessary to map the
  535. * aperture.
  536. */
  537. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  538. case I965_PGETBL_SIZE_128KB:
  539. size = 128;
  540. break;
  541. case I965_PGETBL_SIZE_256KB:
  542. size = 256;
  543. break;
  544. case I965_PGETBL_SIZE_512KB:
  545. size = 512;
  546. break;
  547. case I965_PGETBL_SIZE_1MB:
  548. size = 1024;
  549. break;
  550. case I965_PGETBL_SIZE_2MB:
  551. size = 2048;
  552. break;
  553. case I965_PGETBL_SIZE_1_5MB:
  554. size = 1024 + 512;
  555. break;
  556. default:
  557. dev_info(&intel_private.pcidev->dev,
  558. "unknown page table size, assuming 512KB\n");
  559. size = 512;
  560. }
  561. size += 4; /* add in BIOS popup space */
  562. } else if (IS_G33 && !IS_PINEVIEW) {
  563. /* G33's GTT size defined in gmch_ctrl */
  564. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  565. case G33_PGETBL_SIZE_1M:
  566. size = 1024;
  567. break;
  568. case G33_PGETBL_SIZE_2M:
  569. size = 2048;
  570. break;
  571. default:
  572. dev_info(&agp_bridge->dev->dev,
  573. "unknown page table size 0x%x, assuming 512KB\n",
  574. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  575. size = 512;
  576. }
  577. size += 4;
  578. } else if (IS_G4X || IS_PINEVIEW) {
  579. /* On 4 series hardware, GTT stolen is separate from graphics
  580. * stolen, ignore it in stolen gtt entries counting. However,
  581. * 4KB of the stolen memory doesn't get mapped to the GTT.
  582. */
  583. size = 4;
  584. } else {
  585. /* On previous hardware, the GTT size was just what was
  586. * required to map the aperture.
  587. */
  588. size = agp_bridge->driver->fetch_size() + 4;
  589. }
  590. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  591. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  592. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  593. case I830_GMCH_GMS_STOLEN_512:
  594. gtt_entries = KB(512) - KB(size);
  595. break;
  596. case I830_GMCH_GMS_STOLEN_1024:
  597. gtt_entries = MB(1) - KB(size);
  598. break;
  599. case I830_GMCH_GMS_STOLEN_8192:
  600. gtt_entries = MB(8) - KB(size);
  601. break;
  602. case I830_GMCH_GMS_LOCAL:
  603. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  604. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  605. MB(ddt[I830_RDRAM_DDT(rdct)]);
  606. local = 1;
  607. break;
  608. default:
  609. gtt_entries = 0;
  610. break;
  611. }
  612. } else {
  613. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  614. case I855_GMCH_GMS_STOLEN_1M:
  615. gtt_entries = MB(1) - KB(size);
  616. break;
  617. case I855_GMCH_GMS_STOLEN_4M:
  618. gtt_entries = MB(4) - KB(size);
  619. break;
  620. case I855_GMCH_GMS_STOLEN_8M:
  621. gtt_entries = MB(8) - KB(size);
  622. break;
  623. case I855_GMCH_GMS_STOLEN_16M:
  624. gtt_entries = MB(16) - KB(size);
  625. break;
  626. case I855_GMCH_GMS_STOLEN_32M:
  627. gtt_entries = MB(32) - KB(size);
  628. break;
  629. case I915_GMCH_GMS_STOLEN_48M:
  630. /* Check it's really I915G */
  631. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  632. gtt_entries = MB(48) - KB(size);
  633. else
  634. gtt_entries = 0;
  635. break;
  636. case I915_GMCH_GMS_STOLEN_64M:
  637. /* Check it's really I915G */
  638. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  639. gtt_entries = MB(64) - KB(size);
  640. else
  641. gtt_entries = 0;
  642. break;
  643. case G33_GMCH_GMS_STOLEN_128M:
  644. if (IS_G33 || IS_I965 || IS_G4X)
  645. gtt_entries = MB(128) - KB(size);
  646. else
  647. gtt_entries = 0;
  648. break;
  649. case G33_GMCH_GMS_STOLEN_256M:
  650. if (IS_G33 || IS_I965 || IS_G4X)
  651. gtt_entries = MB(256) - KB(size);
  652. else
  653. gtt_entries = 0;
  654. break;
  655. case INTEL_GMCH_GMS_STOLEN_96M:
  656. if (IS_I965 || IS_G4X)
  657. gtt_entries = MB(96) - KB(size);
  658. else
  659. gtt_entries = 0;
  660. break;
  661. case INTEL_GMCH_GMS_STOLEN_160M:
  662. if (IS_I965 || IS_G4X)
  663. gtt_entries = MB(160) - KB(size);
  664. else
  665. gtt_entries = 0;
  666. break;
  667. case INTEL_GMCH_GMS_STOLEN_224M:
  668. if (IS_I965 || IS_G4X)
  669. gtt_entries = MB(224) - KB(size);
  670. else
  671. gtt_entries = 0;
  672. break;
  673. case INTEL_GMCH_GMS_STOLEN_352M:
  674. if (IS_I965 || IS_G4X)
  675. gtt_entries = MB(352) - KB(size);
  676. else
  677. gtt_entries = 0;
  678. break;
  679. default:
  680. gtt_entries = 0;
  681. break;
  682. }
  683. }
  684. if (gtt_entries > 0) {
  685. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  686. gtt_entries / KB(1), local ? "local" : "stolen");
  687. gtt_entries /= KB(4);
  688. } else {
  689. dev_info(&agp_bridge->dev->dev,
  690. "no pre-allocated video memory detected\n");
  691. gtt_entries = 0;
  692. }
  693. intel_private.gtt_entries = gtt_entries;
  694. }
  695. static void intel_i830_fini_flush(void)
  696. {
  697. kunmap(intel_private.i8xx_page);
  698. intel_private.i8xx_flush_page = NULL;
  699. unmap_page_from_agp(intel_private.i8xx_page);
  700. __free_page(intel_private.i8xx_page);
  701. intel_private.i8xx_page = NULL;
  702. }
  703. static void intel_i830_setup_flush(void)
  704. {
  705. /* return if we've already set the flush mechanism up */
  706. if (intel_private.i8xx_page)
  707. return;
  708. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  709. if (!intel_private.i8xx_page)
  710. return;
  711. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  712. if (!intel_private.i8xx_flush_page)
  713. intel_i830_fini_flush();
  714. }
  715. static void
  716. do_wbinvd(void *null)
  717. {
  718. wbinvd();
  719. }
  720. /* The chipset_flush interface needs to get data that has already been
  721. * flushed out of the CPU all the way out to main memory, because the GPU
  722. * doesn't snoop those buffers.
  723. *
  724. * The 8xx series doesn't have the same lovely interface for flushing the
  725. * chipset write buffers that the later chips do. According to the 865
  726. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  727. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  728. * that it'll push whatever was in there out. It appears to work.
  729. */
  730. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  731. {
  732. unsigned int *pg = intel_private.i8xx_flush_page;
  733. memset(pg, 0, 1024);
  734. if (cpu_has_clflush) {
  735. clflush_cache_range(pg, 1024);
  736. } else {
  737. if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
  738. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  739. }
  740. }
  741. /* The intel i830 automatically initializes the agp aperture during POST.
  742. * Use the memory already set aside for in the GTT.
  743. */
  744. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  745. {
  746. int page_order;
  747. struct aper_size_info_fixed *size;
  748. int num_entries;
  749. u32 temp;
  750. size = agp_bridge->current_size;
  751. page_order = size->page_order;
  752. num_entries = size->num_entries;
  753. agp_bridge->gatt_table_real = NULL;
  754. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  755. temp &= 0xfff80000;
  756. intel_private.registers = ioremap(temp, 128 * 4096);
  757. if (!intel_private.registers)
  758. return -ENOMEM;
  759. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  760. global_cache_flush(); /* FIXME: ?? */
  761. /* we have to call this as early as possible after the MMIO base address is known */
  762. intel_i830_init_gtt_entries();
  763. agp_bridge->gatt_table = NULL;
  764. agp_bridge->gatt_bus_addr = temp;
  765. return 0;
  766. }
  767. /* Return the gatt table to a sane state. Use the top of stolen
  768. * memory for the GTT.
  769. */
  770. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  771. {
  772. return 0;
  773. }
  774. static int intel_i830_fetch_size(void)
  775. {
  776. u16 gmch_ctrl;
  777. struct aper_size_info_fixed *values;
  778. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  779. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  780. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  781. /* 855GM/852GM/865G has 128MB aperture size */
  782. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  783. agp_bridge->aperture_size_idx = 0;
  784. return values[0].size;
  785. }
  786. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  787. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  788. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  789. agp_bridge->aperture_size_idx = 0;
  790. return values[0].size;
  791. } else {
  792. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  793. agp_bridge->aperture_size_idx = 1;
  794. return values[1].size;
  795. }
  796. return 0;
  797. }
  798. static int intel_i830_configure(void)
  799. {
  800. struct aper_size_info_fixed *current_size;
  801. u32 temp;
  802. u16 gmch_ctrl;
  803. int i;
  804. current_size = A_SIZE_FIX(agp_bridge->current_size);
  805. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  806. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  807. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  808. gmch_ctrl |= I830_GMCH_ENABLED;
  809. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  810. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  811. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  812. if (agp_bridge->driver->needs_scratch_page) {
  813. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  814. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  815. }
  816. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  817. }
  818. global_cache_flush();
  819. intel_i830_setup_flush();
  820. return 0;
  821. }
  822. static void intel_i830_cleanup(void)
  823. {
  824. iounmap(intel_private.registers);
  825. }
  826. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  827. int type)
  828. {
  829. int i, j, num_entries;
  830. void *temp;
  831. int ret = -EINVAL;
  832. int mask_type;
  833. if (mem->page_count == 0)
  834. goto out;
  835. temp = agp_bridge->current_size;
  836. num_entries = A_SIZE_FIX(temp)->num_entries;
  837. if (pg_start < intel_private.gtt_entries) {
  838. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  839. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  840. pg_start, intel_private.gtt_entries);
  841. dev_info(&intel_private.pcidev->dev,
  842. "trying to insert into local/stolen memory\n");
  843. goto out_err;
  844. }
  845. if ((pg_start + mem->page_count) > num_entries)
  846. goto out_err;
  847. /* The i830 can't check the GTT for entries since its read only,
  848. * depend on the caller to make the correct offset decisions.
  849. */
  850. if (type != mem->type)
  851. goto out_err;
  852. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  853. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  854. mask_type != INTEL_AGP_CACHED_MEMORY)
  855. goto out_err;
  856. if (!mem->is_flushed)
  857. global_cache_flush();
  858. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  859. writel(agp_bridge->driver->mask_memory(agp_bridge,
  860. page_to_phys(mem->pages[i]), mask_type),
  861. intel_private.registers+I810_PTE_BASE+(j*4));
  862. }
  863. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  864. agp_bridge->driver->tlb_flush(mem);
  865. out:
  866. ret = 0;
  867. out_err:
  868. mem->is_flushed = true;
  869. return ret;
  870. }
  871. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  872. int type)
  873. {
  874. int i;
  875. if (mem->page_count == 0)
  876. return 0;
  877. if (pg_start < intel_private.gtt_entries) {
  878. dev_info(&intel_private.pcidev->dev,
  879. "trying to disable local/stolen memory\n");
  880. return -EINVAL;
  881. }
  882. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  883. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  884. }
  885. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  886. agp_bridge->driver->tlb_flush(mem);
  887. return 0;
  888. }
  889. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  890. {
  891. if (type == AGP_PHYS_MEMORY)
  892. return alloc_agpphysmem_i8xx(pg_count, type);
  893. /* always return NULL for other allocation types for now */
  894. return NULL;
  895. }
  896. static int intel_alloc_chipset_flush_resource(void)
  897. {
  898. int ret;
  899. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  900. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  901. pcibios_align_resource, agp_bridge->dev);
  902. return ret;
  903. }
  904. static void intel_i915_setup_chipset_flush(void)
  905. {
  906. int ret;
  907. u32 temp;
  908. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  909. if (!(temp & 0x1)) {
  910. intel_alloc_chipset_flush_resource();
  911. intel_private.resource_valid = 1;
  912. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  913. } else {
  914. temp &= ~1;
  915. intel_private.resource_valid = 1;
  916. intel_private.ifp_resource.start = temp;
  917. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  918. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  919. /* some BIOSes reserve this area in a pnp some don't */
  920. if (ret)
  921. intel_private.resource_valid = 0;
  922. }
  923. }
  924. static void intel_i965_g33_setup_chipset_flush(void)
  925. {
  926. u32 temp_hi, temp_lo;
  927. int ret;
  928. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  929. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  930. if (!(temp_lo & 0x1)) {
  931. intel_alloc_chipset_flush_resource();
  932. intel_private.resource_valid = 1;
  933. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  934. upper_32_bits(intel_private.ifp_resource.start));
  935. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  936. } else {
  937. u64 l64;
  938. temp_lo &= ~0x1;
  939. l64 = ((u64)temp_hi << 32) | temp_lo;
  940. intel_private.resource_valid = 1;
  941. intel_private.ifp_resource.start = l64;
  942. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  943. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  944. /* some BIOSes reserve this area in a pnp some don't */
  945. if (ret)
  946. intel_private.resource_valid = 0;
  947. }
  948. }
  949. static void intel_i9xx_setup_flush(void)
  950. {
  951. /* return if already configured */
  952. if (intel_private.ifp_resource.start)
  953. return;
  954. /* setup a resource for this object */
  955. intel_private.ifp_resource.name = "Intel Flush Page";
  956. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  957. /* Setup chipset flush for 915 */
  958. if (IS_I965 || IS_G33 || IS_G4X) {
  959. intel_i965_g33_setup_chipset_flush();
  960. } else {
  961. intel_i915_setup_chipset_flush();
  962. }
  963. if (intel_private.ifp_resource.start) {
  964. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  965. if (!intel_private.i9xx_flush_page)
  966. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  967. }
  968. }
  969. static int intel_i915_configure(void)
  970. {
  971. struct aper_size_info_fixed *current_size;
  972. u32 temp;
  973. u16 gmch_ctrl;
  974. int i;
  975. current_size = A_SIZE_FIX(agp_bridge->current_size);
  976. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  977. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  978. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  979. gmch_ctrl |= I830_GMCH_ENABLED;
  980. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  981. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  982. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  983. if (agp_bridge->driver->needs_scratch_page) {
  984. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  985. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  986. }
  987. readl(intel_private.gtt+i-1); /* PCI Posting. */
  988. }
  989. global_cache_flush();
  990. intel_i9xx_setup_flush();
  991. return 0;
  992. }
  993. static void intel_i915_cleanup(void)
  994. {
  995. if (intel_private.i9xx_flush_page)
  996. iounmap(intel_private.i9xx_flush_page);
  997. if (intel_private.resource_valid)
  998. release_resource(&intel_private.ifp_resource);
  999. intel_private.ifp_resource.start = 0;
  1000. intel_private.resource_valid = 0;
  1001. iounmap(intel_private.gtt);
  1002. iounmap(intel_private.registers);
  1003. }
  1004. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1005. {
  1006. if (intel_private.i9xx_flush_page)
  1007. writel(1, intel_private.i9xx_flush_page);
  1008. }
  1009. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1010. int type)
  1011. {
  1012. int num_entries;
  1013. void *temp;
  1014. int ret = -EINVAL;
  1015. int mask_type;
  1016. if (mem->page_count == 0)
  1017. goto out;
  1018. temp = agp_bridge->current_size;
  1019. num_entries = A_SIZE_FIX(temp)->num_entries;
  1020. if (pg_start < intel_private.gtt_entries) {
  1021. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1022. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1023. pg_start, intel_private.gtt_entries);
  1024. dev_info(&intel_private.pcidev->dev,
  1025. "trying to insert into local/stolen memory\n");
  1026. goto out_err;
  1027. }
  1028. if ((pg_start + mem->page_count) > num_entries)
  1029. goto out_err;
  1030. /* The i915 can't check the GTT for entries since it's read only;
  1031. * depend on the caller to make the correct offset decisions.
  1032. */
  1033. if (type != mem->type)
  1034. goto out_err;
  1035. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1036. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1037. mask_type != INTEL_AGP_CACHED_MEMORY)
  1038. goto out_err;
  1039. if (!mem->is_flushed)
  1040. global_cache_flush();
  1041. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1042. agp_bridge->driver->tlb_flush(mem);
  1043. out:
  1044. ret = 0;
  1045. out_err:
  1046. mem->is_flushed = true;
  1047. return ret;
  1048. }
  1049. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1050. int type)
  1051. {
  1052. int i;
  1053. if (mem->page_count == 0)
  1054. return 0;
  1055. if (pg_start < intel_private.gtt_entries) {
  1056. dev_info(&intel_private.pcidev->dev,
  1057. "trying to disable local/stolen memory\n");
  1058. return -EINVAL;
  1059. }
  1060. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1061. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1062. readl(intel_private.gtt+i-1);
  1063. agp_bridge->driver->tlb_flush(mem);
  1064. return 0;
  1065. }
  1066. /* Return the aperture size by just checking the resource length. The effect
  1067. * described in the spec of the MSAC registers is just changing of the
  1068. * resource size.
  1069. */
  1070. static int intel_i9xx_fetch_size(void)
  1071. {
  1072. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1073. int aper_size; /* size in megabytes */
  1074. int i;
  1075. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1076. for (i = 0; i < num_sizes; i++) {
  1077. if (aper_size == intel_i830_sizes[i].size) {
  1078. agp_bridge->current_size = intel_i830_sizes + i;
  1079. agp_bridge->previous_size = agp_bridge->current_size;
  1080. return aper_size;
  1081. }
  1082. }
  1083. return 0;
  1084. }
  1085. /* The intel i915 automatically initializes the agp aperture during POST.
  1086. * Use the memory already set aside for in the GTT.
  1087. */
  1088. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1089. {
  1090. int page_order;
  1091. struct aper_size_info_fixed *size;
  1092. int num_entries;
  1093. u32 temp, temp2;
  1094. int gtt_map_size = 256 * 1024;
  1095. size = agp_bridge->current_size;
  1096. page_order = size->page_order;
  1097. num_entries = size->num_entries;
  1098. agp_bridge->gatt_table_real = NULL;
  1099. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1100. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1101. if (IS_G33)
  1102. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1103. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1104. if (!intel_private.gtt)
  1105. return -ENOMEM;
  1106. intel_private.gtt_total_size = gtt_map_size / 4;
  1107. temp &= 0xfff80000;
  1108. intel_private.registers = ioremap(temp, 128 * 4096);
  1109. if (!intel_private.registers) {
  1110. iounmap(intel_private.gtt);
  1111. return -ENOMEM;
  1112. }
  1113. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1114. global_cache_flush(); /* FIXME: ? */
  1115. /* we have to call this as early as possible after the MMIO base address is known */
  1116. intel_i830_init_gtt_entries();
  1117. agp_bridge->gatt_table = NULL;
  1118. agp_bridge->gatt_bus_addr = temp;
  1119. return 0;
  1120. }
  1121. /*
  1122. * The i965 supports 36-bit physical addresses, but to keep
  1123. * the format of the GTT the same, the bits that don't fit
  1124. * in a 32-bit word are shifted down to bits 4..7.
  1125. *
  1126. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1127. * is always zero on 32-bit architectures, so no need to make
  1128. * this conditional.
  1129. */
  1130. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1131. dma_addr_t addr, int type)
  1132. {
  1133. /* Shift high bits down */
  1134. addr |= (addr >> 28) & 0xf0;
  1135. /* Type checking must be done elsewhere */
  1136. return addr | bridge->driver->masks[type].mask;
  1137. }
  1138. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1139. {
  1140. switch (agp_bridge->dev->device) {
  1141. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1142. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1143. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1144. case PCI_DEVICE_ID_INTEL_G45_HB:
  1145. case PCI_DEVICE_ID_INTEL_G41_HB:
  1146. case PCI_DEVICE_ID_INTEL_B43_HB:
  1147. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1148. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1149. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1150. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1151. *gtt_offset = *gtt_size = MB(2);
  1152. break;
  1153. default:
  1154. *gtt_offset = *gtt_size = KB(512);
  1155. }
  1156. }
  1157. /* The intel i965 automatically initializes the agp aperture during POST.
  1158. * Use the memory already set aside for in the GTT.
  1159. */
  1160. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1161. {
  1162. int page_order;
  1163. struct aper_size_info_fixed *size;
  1164. int num_entries;
  1165. u32 temp;
  1166. int gtt_offset, gtt_size;
  1167. size = agp_bridge->current_size;
  1168. page_order = size->page_order;
  1169. num_entries = size->num_entries;
  1170. agp_bridge->gatt_table_real = NULL;
  1171. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1172. temp &= 0xfff00000;
  1173. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1174. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1175. if (!intel_private.gtt)
  1176. return -ENOMEM;
  1177. intel_private.gtt_total_size = gtt_size / 4;
  1178. intel_private.registers = ioremap(temp, 128 * 4096);
  1179. if (!intel_private.registers) {
  1180. iounmap(intel_private.gtt);
  1181. return -ENOMEM;
  1182. }
  1183. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1184. global_cache_flush(); /* FIXME: ? */
  1185. /* we have to call this as early as possible after the MMIO base address is known */
  1186. intel_i830_init_gtt_entries();
  1187. agp_bridge->gatt_table = NULL;
  1188. agp_bridge->gatt_bus_addr = temp;
  1189. return 0;
  1190. }
  1191. static int intel_fetch_size(void)
  1192. {
  1193. int i;
  1194. u16 temp;
  1195. struct aper_size_info_16 *values;
  1196. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1197. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1198. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1199. if (temp == values[i].size_value) {
  1200. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1201. agp_bridge->aperture_size_idx = i;
  1202. return values[i].size;
  1203. }
  1204. }
  1205. return 0;
  1206. }
  1207. static int __intel_8xx_fetch_size(u8 temp)
  1208. {
  1209. int i;
  1210. struct aper_size_info_8 *values;
  1211. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1212. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1213. if (temp == values[i].size_value) {
  1214. agp_bridge->previous_size =
  1215. agp_bridge->current_size = (void *) (values + i);
  1216. agp_bridge->aperture_size_idx = i;
  1217. return values[i].size;
  1218. }
  1219. }
  1220. return 0;
  1221. }
  1222. static int intel_8xx_fetch_size(void)
  1223. {
  1224. u8 temp;
  1225. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1226. return __intel_8xx_fetch_size(temp);
  1227. }
  1228. static int intel_815_fetch_size(void)
  1229. {
  1230. u8 temp;
  1231. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1232. * one non-reserved bit, so mask the others out ... */
  1233. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1234. temp &= (1 << 3);
  1235. return __intel_8xx_fetch_size(temp);
  1236. }
  1237. static void intel_tlbflush(struct agp_memory *mem)
  1238. {
  1239. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1240. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1241. }
  1242. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1243. {
  1244. u32 temp;
  1245. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1246. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1247. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1248. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1249. }
  1250. static void intel_cleanup(void)
  1251. {
  1252. u16 temp;
  1253. struct aper_size_info_16 *previous_size;
  1254. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1255. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1256. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1257. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1258. }
  1259. static void intel_8xx_cleanup(void)
  1260. {
  1261. u16 temp;
  1262. struct aper_size_info_8 *previous_size;
  1263. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1264. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1265. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1266. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1267. }
  1268. static int intel_configure(void)
  1269. {
  1270. u32 temp;
  1271. u16 temp2;
  1272. struct aper_size_info_16 *current_size;
  1273. current_size = A_SIZE_16(agp_bridge->current_size);
  1274. /* aperture size */
  1275. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1276. /* address to map to */
  1277. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1278. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1279. /* attbase - aperture base */
  1280. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1281. /* agpctrl */
  1282. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1283. /* paccfg/nbxcfg */
  1284. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1285. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1286. (temp2 & ~(1 << 10)) | (1 << 9));
  1287. /* clear any possible error conditions */
  1288. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1289. return 0;
  1290. }
  1291. static int intel_815_configure(void)
  1292. {
  1293. u32 temp, addr;
  1294. u8 temp2;
  1295. struct aper_size_info_8 *current_size;
  1296. /* attbase - aperture base */
  1297. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1298. * ATTBASE register are reserved -> try not to write them */
  1299. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1300. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1301. return -EINVAL;
  1302. }
  1303. current_size = A_SIZE_8(agp_bridge->current_size);
  1304. /* aperture size */
  1305. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1306. current_size->size_value);
  1307. /* address to map to */
  1308. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1309. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1310. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1311. addr &= INTEL_815_ATTBASE_MASK;
  1312. addr |= agp_bridge->gatt_bus_addr;
  1313. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1314. /* agpctrl */
  1315. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1316. /* apcont */
  1317. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1318. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1319. /* clear any possible error conditions */
  1320. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1321. return 0;
  1322. }
  1323. static void intel_820_tlbflush(struct agp_memory *mem)
  1324. {
  1325. return;
  1326. }
  1327. static void intel_820_cleanup(void)
  1328. {
  1329. u8 temp;
  1330. struct aper_size_info_8 *previous_size;
  1331. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1332. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1333. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1334. temp & ~(1 << 1));
  1335. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1336. previous_size->size_value);
  1337. }
  1338. static int intel_820_configure(void)
  1339. {
  1340. u32 temp;
  1341. u8 temp2;
  1342. struct aper_size_info_8 *current_size;
  1343. current_size = A_SIZE_8(agp_bridge->current_size);
  1344. /* aperture size */
  1345. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1346. /* address to map to */
  1347. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1348. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1349. /* attbase - aperture base */
  1350. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1351. /* agpctrl */
  1352. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1353. /* global enable aperture access */
  1354. /* This flag is not accessed through MCHCFG register as in */
  1355. /* i850 chipset. */
  1356. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1357. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1358. /* clear any possible AGP-related error conditions */
  1359. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1360. return 0;
  1361. }
  1362. static int intel_840_configure(void)
  1363. {
  1364. u32 temp;
  1365. u16 temp2;
  1366. struct aper_size_info_8 *current_size;
  1367. current_size = A_SIZE_8(agp_bridge->current_size);
  1368. /* aperture size */
  1369. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1370. /* address to map to */
  1371. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1372. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1373. /* attbase - aperture base */
  1374. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1375. /* agpctrl */
  1376. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1377. /* mcgcfg */
  1378. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1379. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1380. /* clear any possible error conditions */
  1381. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1382. return 0;
  1383. }
  1384. static int intel_845_configure(void)
  1385. {
  1386. u32 temp;
  1387. u8 temp2;
  1388. struct aper_size_info_8 *current_size;
  1389. current_size = A_SIZE_8(agp_bridge->current_size);
  1390. /* aperture size */
  1391. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1392. if (agp_bridge->apbase_config != 0) {
  1393. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1394. agp_bridge->apbase_config);
  1395. } else {
  1396. /* address to map to */
  1397. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1398. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1399. agp_bridge->apbase_config = temp;
  1400. }
  1401. /* attbase - aperture base */
  1402. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1403. /* agpctrl */
  1404. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1405. /* agpm */
  1406. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1407. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1408. /* clear any possible error conditions */
  1409. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1410. intel_i830_setup_flush();
  1411. return 0;
  1412. }
  1413. static int intel_850_configure(void)
  1414. {
  1415. u32 temp;
  1416. u16 temp2;
  1417. struct aper_size_info_8 *current_size;
  1418. current_size = A_SIZE_8(agp_bridge->current_size);
  1419. /* aperture size */
  1420. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1421. /* address to map to */
  1422. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1423. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1424. /* attbase - aperture base */
  1425. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1426. /* agpctrl */
  1427. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1428. /* mcgcfg */
  1429. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1430. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1431. /* clear any possible AGP-related error conditions */
  1432. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1433. return 0;
  1434. }
  1435. static int intel_860_configure(void)
  1436. {
  1437. u32 temp;
  1438. u16 temp2;
  1439. struct aper_size_info_8 *current_size;
  1440. current_size = A_SIZE_8(agp_bridge->current_size);
  1441. /* aperture size */
  1442. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1443. /* address to map to */
  1444. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1445. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1446. /* attbase - aperture base */
  1447. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1448. /* agpctrl */
  1449. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1450. /* mcgcfg */
  1451. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1452. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1453. /* clear any possible AGP-related error conditions */
  1454. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1455. return 0;
  1456. }
  1457. static int intel_830mp_configure(void)
  1458. {
  1459. u32 temp;
  1460. u16 temp2;
  1461. struct aper_size_info_8 *current_size;
  1462. current_size = A_SIZE_8(agp_bridge->current_size);
  1463. /* aperture size */
  1464. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1465. /* address to map to */
  1466. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1467. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1468. /* attbase - aperture base */
  1469. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1470. /* agpctrl */
  1471. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1472. /* gmch */
  1473. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1474. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1475. /* clear any possible AGP-related error conditions */
  1476. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1477. return 0;
  1478. }
  1479. static int intel_7505_configure(void)
  1480. {
  1481. u32 temp;
  1482. u16 temp2;
  1483. struct aper_size_info_8 *current_size;
  1484. current_size = A_SIZE_8(agp_bridge->current_size);
  1485. /* aperture size */
  1486. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1487. /* address to map to */
  1488. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1489. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1490. /* attbase - aperture base */
  1491. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1492. /* agpctrl */
  1493. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1494. /* mchcfg */
  1495. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1496. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1497. return 0;
  1498. }
  1499. /* Setup function */
  1500. static const struct gatt_mask intel_generic_masks[] =
  1501. {
  1502. {.mask = 0x00000017, .type = 0}
  1503. };
  1504. static const struct aper_size_info_8 intel_815_sizes[2] =
  1505. {
  1506. {64, 16384, 4, 0},
  1507. {32, 8192, 3, 8},
  1508. };
  1509. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1510. {
  1511. {256, 65536, 6, 0},
  1512. {128, 32768, 5, 32},
  1513. {64, 16384, 4, 48},
  1514. {32, 8192, 3, 56},
  1515. {16, 4096, 2, 60},
  1516. {8, 2048, 1, 62},
  1517. {4, 1024, 0, 63}
  1518. };
  1519. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1520. {
  1521. {256, 65536, 6, 0},
  1522. {128, 32768, 5, 32},
  1523. {64, 16384, 4, 48},
  1524. {32, 8192, 3, 56},
  1525. {16, 4096, 2, 60},
  1526. {8, 2048, 1, 62},
  1527. {4, 1024, 0, 63}
  1528. };
  1529. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1530. {
  1531. {256, 65536, 6, 0},
  1532. {128, 32768, 5, 32},
  1533. {64, 16384, 4, 48},
  1534. {32, 8192, 3, 56}
  1535. };
  1536. static const struct agp_bridge_driver intel_generic_driver = {
  1537. .owner = THIS_MODULE,
  1538. .aperture_sizes = intel_generic_sizes,
  1539. .size_type = U16_APER_SIZE,
  1540. .num_aperture_sizes = 7,
  1541. .configure = intel_configure,
  1542. .fetch_size = intel_fetch_size,
  1543. .cleanup = intel_cleanup,
  1544. .tlb_flush = intel_tlbflush,
  1545. .mask_memory = agp_generic_mask_memory,
  1546. .masks = intel_generic_masks,
  1547. .agp_enable = agp_generic_enable,
  1548. .cache_flush = global_cache_flush,
  1549. .create_gatt_table = agp_generic_create_gatt_table,
  1550. .free_gatt_table = agp_generic_free_gatt_table,
  1551. .insert_memory = agp_generic_insert_memory,
  1552. .remove_memory = agp_generic_remove_memory,
  1553. .alloc_by_type = agp_generic_alloc_by_type,
  1554. .free_by_type = agp_generic_free_by_type,
  1555. .agp_alloc_page = agp_generic_alloc_page,
  1556. .agp_alloc_pages = agp_generic_alloc_pages,
  1557. .agp_destroy_page = agp_generic_destroy_page,
  1558. .agp_destroy_pages = agp_generic_destroy_pages,
  1559. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1560. };
  1561. static const struct agp_bridge_driver intel_810_driver = {
  1562. .owner = THIS_MODULE,
  1563. .aperture_sizes = intel_i810_sizes,
  1564. .size_type = FIXED_APER_SIZE,
  1565. .num_aperture_sizes = 2,
  1566. .needs_scratch_page = true,
  1567. .configure = intel_i810_configure,
  1568. .fetch_size = intel_i810_fetch_size,
  1569. .cleanup = intel_i810_cleanup,
  1570. .tlb_flush = intel_i810_tlbflush,
  1571. .mask_memory = intel_i810_mask_memory,
  1572. .masks = intel_i810_masks,
  1573. .agp_enable = intel_i810_agp_enable,
  1574. .cache_flush = global_cache_flush,
  1575. .create_gatt_table = agp_generic_create_gatt_table,
  1576. .free_gatt_table = agp_generic_free_gatt_table,
  1577. .insert_memory = intel_i810_insert_entries,
  1578. .remove_memory = intel_i810_remove_entries,
  1579. .alloc_by_type = intel_i810_alloc_by_type,
  1580. .free_by_type = intel_i810_free_by_type,
  1581. .agp_alloc_page = agp_generic_alloc_page,
  1582. .agp_alloc_pages = agp_generic_alloc_pages,
  1583. .agp_destroy_page = agp_generic_destroy_page,
  1584. .agp_destroy_pages = agp_generic_destroy_pages,
  1585. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1586. };
  1587. static const struct agp_bridge_driver intel_815_driver = {
  1588. .owner = THIS_MODULE,
  1589. .aperture_sizes = intel_815_sizes,
  1590. .size_type = U8_APER_SIZE,
  1591. .num_aperture_sizes = 2,
  1592. .configure = intel_815_configure,
  1593. .fetch_size = intel_815_fetch_size,
  1594. .cleanup = intel_8xx_cleanup,
  1595. .tlb_flush = intel_8xx_tlbflush,
  1596. .mask_memory = agp_generic_mask_memory,
  1597. .masks = intel_generic_masks,
  1598. .agp_enable = agp_generic_enable,
  1599. .cache_flush = global_cache_flush,
  1600. .create_gatt_table = agp_generic_create_gatt_table,
  1601. .free_gatt_table = agp_generic_free_gatt_table,
  1602. .insert_memory = agp_generic_insert_memory,
  1603. .remove_memory = agp_generic_remove_memory,
  1604. .alloc_by_type = agp_generic_alloc_by_type,
  1605. .free_by_type = agp_generic_free_by_type,
  1606. .agp_alloc_page = agp_generic_alloc_page,
  1607. .agp_alloc_pages = agp_generic_alloc_pages,
  1608. .agp_destroy_page = agp_generic_destroy_page,
  1609. .agp_destroy_pages = agp_generic_destroy_pages,
  1610. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1611. };
  1612. static const struct agp_bridge_driver intel_830_driver = {
  1613. .owner = THIS_MODULE,
  1614. .aperture_sizes = intel_i830_sizes,
  1615. .size_type = FIXED_APER_SIZE,
  1616. .num_aperture_sizes = 4,
  1617. .needs_scratch_page = true,
  1618. .configure = intel_i830_configure,
  1619. .fetch_size = intel_i830_fetch_size,
  1620. .cleanup = intel_i830_cleanup,
  1621. .tlb_flush = intel_i810_tlbflush,
  1622. .mask_memory = intel_i810_mask_memory,
  1623. .masks = intel_i810_masks,
  1624. .agp_enable = intel_i810_agp_enable,
  1625. .cache_flush = global_cache_flush,
  1626. .create_gatt_table = intel_i830_create_gatt_table,
  1627. .free_gatt_table = intel_i830_free_gatt_table,
  1628. .insert_memory = intel_i830_insert_entries,
  1629. .remove_memory = intel_i830_remove_entries,
  1630. .alloc_by_type = intel_i830_alloc_by_type,
  1631. .free_by_type = intel_i810_free_by_type,
  1632. .agp_alloc_page = agp_generic_alloc_page,
  1633. .agp_alloc_pages = agp_generic_alloc_pages,
  1634. .agp_destroy_page = agp_generic_destroy_page,
  1635. .agp_destroy_pages = agp_generic_destroy_pages,
  1636. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1637. .chipset_flush = intel_i830_chipset_flush,
  1638. };
  1639. static const struct agp_bridge_driver intel_820_driver = {
  1640. .owner = THIS_MODULE,
  1641. .aperture_sizes = intel_8xx_sizes,
  1642. .size_type = U8_APER_SIZE,
  1643. .num_aperture_sizes = 7,
  1644. .configure = intel_820_configure,
  1645. .fetch_size = intel_8xx_fetch_size,
  1646. .cleanup = intel_820_cleanup,
  1647. .tlb_flush = intel_820_tlbflush,
  1648. .mask_memory = agp_generic_mask_memory,
  1649. .masks = intel_generic_masks,
  1650. .agp_enable = agp_generic_enable,
  1651. .cache_flush = global_cache_flush,
  1652. .create_gatt_table = agp_generic_create_gatt_table,
  1653. .free_gatt_table = agp_generic_free_gatt_table,
  1654. .insert_memory = agp_generic_insert_memory,
  1655. .remove_memory = agp_generic_remove_memory,
  1656. .alloc_by_type = agp_generic_alloc_by_type,
  1657. .free_by_type = agp_generic_free_by_type,
  1658. .agp_alloc_page = agp_generic_alloc_page,
  1659. .agp_alloc_pages = agp_generic_alloc_pages,
  1660. .agp_destroy_page = agp_generic_destroy_page,
  1661. .agp_destroy_pages = agp_generic_destroy_pages,
  1662. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1663. };
  1664. static const struct agp_bridge_driver intel_830mp_driver = {
  1665. .owner = THIS_MODULE,
  1666. .aperture_sizes = intel_830mp_sizes,
  1667. .size_type = U8_APER_SIZE,
  1668. .num_aperture_sizes = 4,
  1669. .configure = intel_830mp_configure,
  1670. .fetch_size = intel_8xx_fetch_size,
  1671. .cleanup = intel_8xx_cleanup,
  1672. .tlb_flush = intel_8xx_tlbflush,
  1673. .mask_memory = agp_generic_mask_memory,
  1674. .masks = intel_generic_masks,
  1675. .agp_enable = agp_generic_enable,
  1676. .cache_flush = global_cache_flush,
  1677. .create_gatt_table = agp_generic_create_gatt_table,
  1678. .free_gatt_table = agp_generic_free_gatt_table,
  1679. .insert_memory = agp_generic_insert_memory,
  1680. .remove_memory = agp_generic_remove_memory,
  1681. .alloc_by_type = agp_generic_alloc_by_type,
  1682. .free_by_type = agp_generic_free_by_type,
  1683. .agp_alloc_page = agp_generic_alloc_page,
  1684. .agp_alloc_pages = agp_generic_alloc_pages,
  1685. .agp_destroy_page = agp_generic_destroy_page,
  1686. .agp_destroy_pages = agp_generic_destroy_pages,
  1687. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1688. };
  1689. static const struct agp_bridge_driver intel_840_driver = {
  1690. .owner = THIS_MODULE,
  1691. .aperture_sizes = intel_8xx_sizes,
  1692. .size_type = U8_APER_SIZE,
  1693. .num_aperture_sizes = 7,
  1694. .configure = intel_840_configure,
  1695. .fetch_size = intel_8xx_fetch_size,
  1696. .cleanup = intel_8xx_cleanup,
  1697. .tlb_flush = intel_8xx_tlbflush,
  1698. .mask_memory = agp_generic_mask_memory,
  1699. .masks = intel_generic_masks,
  1700. .agp_enable = agp_generic_enable,
  1701. .cache_flush = global_cache_flush,
  1702. .create_gatt_table = agp_generic_create_gatt_table,
  1703. .free_gatt_table = agp_generic_free_gatt_table,
  1704. .insert_memory = agp_generic_insert_memory,
  1705. .remove_memory = agp_generic_remove_memory,
  1706. .alloc_by_type = agp_generic_alloc_by_type,
  1707. .free_by_type = agp_generic_free_by_type,
  1708. .agp_alloc_page = agp_generic_alloc_page,
  1709. .agp_alloc_pages = agp_generic_alloc_pages,
  1710. .agp_destroy_page = agp_generic_destroy_page,
  1711. .agp_destroy_pages = agp_generic_destroy_pages,
  1712. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1713. };
  1714. static const struct agp_bridge_driver intel_845_driver = {
  1715. .owner = THIS_MODULE,
  1716. .aperture_sizes = intel_8xx_sizes,
  1717. .size_type = U8_APER_SIZE,
  1718. .num_aperture_sizes = 7,
  1719. .configure = intel_845_configure,
  1720. .fetch_size = intel_8xx_fetch_size,
  1721. .cleanup = intel_8xx_cleanup,
  1722. .tlb_flush = intel_8xx_tlbflush,
  1723. .mask_memory = agp_generic_mask_memory,
  1724. .masks = intel_generic_masks,
  1725. .agp_enable = agp_generic_enable,
  1726. .cache_flush = global_cache_flush,
  1727. .create_gatt_table = agp_generic_create_gatt_table,
  1728. .free_gatt_table = agp_generic_free_gatt_table,
  1729. .insert_memory = agp_generic_insert_memory,
  1730. .remove_memory = agp_generic_remove_memory,
  1731. .alloc_by_type = agp_generic_alloc_by_type,
  1732. .free_by_type = agp_generic_free_by_type,
  1733. .agp_alloc_page = agp_generic_alloc_page,
  1734. .agp_alloc_pages = agp_generic_alloc_pages,
  1735. .agp_destroy_page = agp_generic_destroy_page,
  1736. .agp_destroy_pages = agp_generic_destroy_pages,
  1737. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1738. .chipset_flush = intel_i830_chipset_flush,
  1739. };
  1740. static const struct agp_bridge_driver intel_850_driver = {
  1741. .owner = THIS_MODULE,
  1742. .aperture_sizes = intel_8xx_sizes,
  1743. .size_type = U8_APER_SIZE,
  1744. .num_aperture_sizes = 7,
  1745. .configure = intel_850_configure,
  1746. .fetch_size = intel_8xx_fetch_size,
  1747. .cleanup = intel_8xx_cleanup,
  1748. .tlb_flush = intel_8xx_tlbflush,
  1749. .mask_memory = agp_generic_mask_memory,
  1750. .masks = intel_generic_masks,
  1751. .agp_enable = agp_generic_enable,
  1752. .cache_flush = global_cache_flush,
  1753. .create_gatt_table = agp_generic_create_gatt_table,
  1754. .free_gatt_table = agp_generic_free_gatt_table,
  1755. .insert_memory = agp_generic_insert_memory,
  1756. .remove_memory = agp_generic_remove_memory,
  1757. .alloc_by_type = agp_generic_alloc_by_type,
  1758. .free_by_type = agp_generic_free_by_type,
  1759. .agp_alloc_page = agp_generic_alloc_page,
  1760. .agp_alloc_pages = agp_generic_alloc_pages,
  1761. .agp_destroy_page = agp_generic_destroy_page,
  1762. .agp_destroy_pages = agp_generic_destroy_pages,
  1763. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1764. };
  1765. static const struct agp_bridge_driver intel_860_driver = {
  1766. .owner = THIS_MODULE,
  1767. .aperture_sizes = intel_8xx_sizes,
  1768. .size_type = U8_APER_SIZE,
  1769. .num_aperture_sizes = 7,
  1770. .configure = intel_860_configure,
  1771. .fetch_size = intel_8xx_fetch_size,
  1772. .cleanup = intel_8xx_cleanup,
  1773. .tlb_flush = intel_8xx_tlbflush,
  1774. .mask_memory = agp_generic_mask_memory,
  1775. .masks = intel_generic_masks,
  1776. .agp_enable = agp_generic_enable,
  1777. .cache_flush = global_cache_flush,
  1778. .create_gatt_table = agp_generic_create_gatt_table,
  1779. .free_gatt_table = agp_generic_free_gatt_table,
  1780. .insert_memory = agp_generic_insert_memory,
  1781. .remove_memory = agp_generic_remove_memory,
  1782. .alloc_by_type = agp_generic_alloc_by_type,
  1783. .free_by_type = agp_generic_free_by_type,
  1784. .agp_alloc_page = agp_generic_alloc_page,
  1785. .agp_alloc_pages = agp_generic_alloc_pages,
  1786. .agp_destroy_page = agp_generic_destroy_page,
  1787. .agp_destroy_pages = agp_generic_destroy_pages,
  1788. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1789. };
  1790. static const struct agp_bridge_driver intel_915_driver = {
  1791. .owner = THIS_MODULE,
  1792. .aperture_sizes = intel_i830_sizes,
  1793. .size_type = FIXED_APER_SIZE,
  1794. .num_aperture_sizes = 4,
  1795. .needs_scratch_page = true,
  1796. .configure = intel_i915_configure,
  1797. .fetch_size = intel_i9xx_fetch_size,
  1798. .cleanup = intel_i915_cleanup,
  1799. .tlb_flush = intel_i810_tlbflush,
  1800. .mask_memory = intel_i810_mask_memory,
  1801. .masks = intel_i810_masks,
  1802. .agp_enable = intel_i810_agp_enable,
  1803. .cache_flush = global_cache_flush,
  1804. .create_gatt_table = intel_i915_create_gatt_table,
  1805. .free_gatt_table = intel_i830_free_gatt_table,
  1806. .insert_memory = intel_i915_insert_entries,
  1807. .remove_memory = intel_i915_remove_entries,
  1808. .alloc_by_type = intel_i830_alloc_by_type,
  1809. .free_by_type = intel_i810_free_by_type,
  1810. .agp_alloc_page = agp_generic_alloc_page,
  1811. .agp_alloc_pages = agp_generic_alloc_pages,
  1812. .agp_destroy_page = agp_generic_destroy_page,
  1813. .agp_destroy_pages = agp_generic_destroy_pages,
  1814. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1815. .chipset_flush = intel_i915_chipset_flush,
  1816. #ifdef USE_PCI_DMA_API
  1817. .agp_map_page = intel_agp_map_page,
  1818. .agp_unmap_page = intel_agp_unmap_page,
  1819. .agp_map_memory = intel_agp_map_memory,
  1820. .agp_unmap_memory = intel_agp_unmap_memory,
  1821. #endif
  1822. };
  1823. static const struct agp_bridge_driver intel_i965_driver = {
  1824. .owner = THIS_MODULE,
  1825. .aperture_sizes = intel_i830_sizes,
  1826. .size_type = FIXED_APER_SIZE,
  1827. .num_aperture_sizes = 4,
  1828. .needs_scratch_page = true,
  1829. .configure = intel_i915_configure,
  1830. .fetch_size = intel_i9xx_fetch_size,
  1831. .cleanup = intel_i915_cleanup,
  1832. .tlb_flush = intel_i810_tlbflush,
  1833. .mask_memory = intel_i965_mask_memory,
  1834. .masks = intel_i810_masks,
  1835. .agp_enable = intel_i810_agp_enable,
  1836. .cache_flush = global_cache_flush,
  1837. .create_gatt_table = intel_i965_create_gatt_table,
  1838. .free_gatt_table = intel_i830_free_gatt_table,
  1839. .insert_memory = intel_i915_insert_entries,
  1840. .remove_memory = intel_i915_remove_entries,
  1841. .alloc_by_type = intel_i830_alloc_by_type,
  1842. .free_by_type = intel_i810_free_by_type,
  1843. .agp_alloc_page = agp_generic_alloc_page,
  1844. .agp_alloc_pages = agp_generic_alloc_pages,
  1845. .agp_destroy_page = agp_generic_destroy_page,
  1846. .agp_destroy_pages = agp_generic_destroy_pages,
  1847. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1848. .chipset_flush = intel_i915_chipset_flush,
  1849. #ifdef USE_PCI_DMA_API
  1850. .agp_map_page = intel_agp_map_page,
  1851. .agp_unmap_page = intel_agp_unmap_page,
  1852. .agp_map_memory = intel_agp_map_memory,
  1853. .agp_unmap_memory = intel_agp_unmap_memory,
  1854. #endif
  1855. };
  1856. static const struct agp_bridge_driver intel_7505_driver = {
  1857. .owner = THIS_MODULE,
  1858. .aperture_sizes = intel_8xx_sizes,
  1859. .size_type = U8_APER_SIZE,
  1860. .num_aperture_sizes = 7,
  1861. .configure = intel_7505_configure,
  1862. .fetch_size = intel_8xx_fetch_size,
  1863. .cleanup = intel_8xx_cleanup,
  1864. .tlb_flush = intel_8xx_tlbflush,
  1865. .mask_memory = agp_generic_mask_memory,
  1866. .masks = intel_generic_masks,
  1867. .agp_enable = agp_generic_enable,
  1868. .cache_flush = global_cache_flush,
  1869. .create_gatt_table = agp_generic_create_gatt_table,
  1870. .free_gatt_table = agp_generic_free_gatt_table,
  1871. .insert_memory = agp_generic_insert_memory,
  1872. .remove_memory = agp_generic_remove_memory,
  1873. .alloc_by_type = agp_generic_alloc_by_type,
  1874. .free_by_type = agp_generic_free_by_type,
  1875. .agp_alloc_page = agp_generic_alloc_page,
  1876. .agp_alloc_pages = agp_generic_alloc_pages,
  1877. .agp_destroy_page = agp_generic_destroy_page,
  1878. .agp_destroy_pages = agp_generic_destroy_pages,
  1879. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1880. };
  1881. static const struct agp_bridge_driver intel_g33_driver = {
  1882. .owner = THIS_MODULE,
  1883. .aperture_sizes = intel_i830_sizes,
  1884. .size_type = FIXED_APER_SIZE,
  1885. .num_aperture_sizes = 4,
  1886. .needs_scratch_page = true,
  1887. .configure = intel_i915_configure,
  1888. .fetch_size = intel_i9xx_fetch_size,
  1889. .cleanup = intel_i915_cleanup,
  1890. .tlb_flush = intel_i810_tlbflush,
  1891. .mask_memory = intel_i965_mask_memory,
  1892. .masks = intel_i810_masks,
  1893. .agp_enable = intel_i810_agp_enable,
  1894. .cache_flush = global_cache_flush,
  1895. .create_gatt_table = intel_i915_create_gatt_table,
  1896. .free_gatt_table = intel_i830_free_gatt_table,
  1897. .insert_memory = intel_i915_insert_entries,
  1898. .remove_memory = intel_i915_remove_entries,
  1899. .alloc_by_type = intel_i830_alloc_by_type,
  1900. .free_by_type = intel_i810_free_by_type,
  1901. .agp_alloc_page = agp_generic_alloc_page,
  1902. .agp_alloc_pages = agp_generic_alloc_pages,
  1903. .agp_destroy_page = agp_generic_destroy_page,
  1904. .agp_destroy_pages = agp_generic_destroy_pages,
  1905. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1906. .chipset_flush = intel_i915_chipset_flush,
  1907. #ifdef USE_PCI_DMA_API
  1908. .agp_map_page = intel_agp_map_page,
  1909. .agp_unmap_page = intel_agp_unmap_page,
  1910. .agp_map_memory = intel_agp_map_memory,
  1911. .agp_unmap_memory = intel_agp_unmap_memory,
  1912. #endif
  1913. };
  1914. static int find_gmch(u16 device)
  1915. {
  1916. struct pci_dev *gmch_device;
  1917. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1918. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1919. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1920. device, gmch_device);
  1921. }
  1922. if (!gmch_device)
  1923. return 0;
  1924. intel_private.pcidev = gmch_device;
  1925. return 1;
  1926. }
  1927. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1928. * driver and gmch_driver must be non-null, and find_gmch will determine
  1929. * which one should be used if a gmch_chip_id is present.
  1930. */
  1931. static const struct intel_driver_description {
  1932. unsigned int chip_id;
  1933. unsigned int gmch_chip_id;
  1934. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1935. char *name;
  1936. const struct agp_bridge_driver *driver;
  1937. const struct agp_bridge_driver *gmch_driver;
  1938. } intel_agp_chipsets[] = {
  1939. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1940. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1941. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1942. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1943. NULL, &intel_810_driver },
  1944. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1945. NULL, &intel_810_driver },
  1946. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1947. NULL, &intel_810_driver },
  1948. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1949. &intel_815_driver, &intel_810_driver },
  1950. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1951. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1952. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1953. &intel_830mp_driver, &intel_830_driver },
  1954. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1955. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1956. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1957. &intel_845_driver, &intel_830_driver },
  1958. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1959. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1960. &intel_845_driver, &intel_830_driver },
  1961. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1962. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1963. &intel_845_driver, &intel_830_driver },
  1964. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1965. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1966. &intel_845_driver, &intel_830_driver },
  1967. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1968. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1969. NULL, &intel_915_driver },
  1970. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1971. NULL, &intel_915_driver },
  1972. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1973. NULL, &intel_915_driver },
  1974. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1975. NULL, &intel_915_driver },
  1976. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1977. NULL, &intel_915_driver },
  1978. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1979. NULL, &intel_915_driver },
  1980. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1981. NULL, &intel_i965_driver },
  1982. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1983. NULL, &intel_i965_driver },
  1984. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1985. NULL, &intel_i965_driver },
  1986. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1987. NULL, &intel_i965_driver },
  1988. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1989. NULL, &intel_i965_driver },
  1990. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1991. NULL, &intel_i965_driver },
  1992. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1993. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1994. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1995. NULL, &intel_g33_driver },
  1996. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1997. NULL, &intel_g33_driver },
  1998. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1999. NULL, &intel_g33_driver },
  2000. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, 0, "Pineview",
  2001. NULL, &intel_g33_driver },
  2002. { PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, 0, "Pineview",
  2003. NULL, &intel_g33_driver },
  2004. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  2005. "GM45", NULL, &intel_i965_driver },
  2006. { PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, 0,
  2007. "Eaglelake", NULL, &intel_i965_driver },
  2008. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2009. "Q45/Q43", NULL, &intel_i965_driver },
  2010. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2011. "G45/G43", NULL, &intel_i965_driver },
  2012. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2013. "B43", NULL, &intel_i965_driver },
  2014. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2015. "G41", NULL, &intel_i965_driver },
  2016. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG, 0,
  2017. "Ironlake/D", NULL, &intel_i965_driver },
  2018. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2019. "Ironlake/M", NULL, &intel_i965_driver },
  2020. { PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2021. "Ironlake/MA", NULL, &intel_i965_driver },
  2022. { PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG, 0,
  2023. "Ironlake/MC2", NULL, &intel_i965_driver },
  2024. { 0, 0, 0, NULL, NULL, NULL }
  2025. };
  2026. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2027. const struct pci_device_id *ent)
  2028. {
  2029. struct agp_bridge_data *bridge;
  2030. u8 cap_ptr = 0;
  2031. struct resource *r;
  2032. int i;
  2033. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2034. bridge = agp_alloc_bridge();
  2035. if (!bridge)
  2036. return -ENOMEM;
  2037. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2038. /* In case that multiple models of gfx chip may
  2039. stand on same host bridge type, this can be
  2040. sure we detect the right IGD. */
  2041. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2042. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2043. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2044. bridge->driver =
  2045. intel_agp_chipsets[i].gmch_driver;
  2046. break;
  2047. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2048. continue;
  2049. } else {
  2050. bridge->driver = intel_agp_chipsets[i].driver;
  2051. break;
  2052. }
  2053. }
  2054. }
  2055. if (intel_agp_chipsets[i].name == NULL) {
  2056. if (cap_ptr)
  2057. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2058. pdev->vendor, pdev->device);
  2059. agp_put_bridge(bridge);
  2060. return -ENODEV;
  2061. }
  2062. if (bridge->driver == NULL) {
  2063. /* bridge has no AGP and no IGD detected */
  2064. if (cap_ptr)
  2065. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2066. intel_agp_chipsets[i].gmch_chip_id);
  2067. agp_put_bridge(bridge);
  2068. return -ENODEV;
  2069. }
  2070. bridge->dev = pdev;
  2071. bridge->capndx = cap_ptr;
  2072. bridge->dev_private_data = &intel_private;
  2073. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2074. /*
  2075. * The following fixes the case where the BIOS has "forgotten" to
  2076. * provide an address range for the GART.
  2077. * 20030610 - hamish@zot.org
  2078. */
  2079. r = &pdev->resource[0];
  2080. if (!r->start && r->end) {
  2081. if (pci_assign_resource(pdev, 0)) {
  2082. dev_err(&pdev->dev, "can't assign resource 0\n");
  2083. agp_put_bridge(bridge);
  2084. return -ENODEV;
  2085. }
  2086. }
  2087. /*
  2088. * If the device has not been properly setup, the following will catch
  2089. * the problem and should stop the system from crashing.
  2090. * 20030610 - hamish@zot.org
  2091. */
  2092. if (pci_enable_device(pdev)) {
  2093. dev_err(&pdev->dev, "can't enable PCI device\n");
  2094. agp_put_bridge(bridge);
  2095. return -ENODEV;
  2096. }
  2097. /* Fill in the mode register */
  2098. if (cap_ptr) {
  2099. pci_read_config_dword(pdev,
  2100. bridge->capndx+PCI_AGP_STATUS,
  2101. &bridge->mode);
  2102. }
  2103. if (bridge->driver->mask_memory == intel_i965_mask_memory)
  2104. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  2105. dev_err(&intel_private.pcidev->dev,
  2106. "set gfx device dma mask 36bit failed!\n");
  2107. pci_set_drvdata(pdev, bridge);
  2108. return agp_add_bridge(bridge);
  2109. }
  2110. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2111. {
  2112. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2113. agp_remove_bridge(bridge);
  2114. if (intel_private.pcidev)
  2115. pci_dev_put(intel_private.pcidev);
  2116. agp_put_bridge(bridge);
  2117. }
  2118. #ifdef CONFIG_PM
  2119. static int agp_intel_resume(struct pci_dev *pdev)
  2120. {
  2121. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2122. int ret_val;
  2123. if (bridge->driver == &intel_generic_driver)
  2124. intel_configure();
  2125. else if (bridge->driver == &intel_850_driver)
  2126. intel_850_configure();
  2127. else if (bridge->driver == &intel_845_driver)
  2128. intel_845_configure();
  2129. else if (bridge->driver == &intel_830mp_driver)
  2130. intel_830mp_configure();
  2131. else if (bridge->driver == &intel_915_driver)
  2132. intel_i915_configure();
  2133. else if (bridge->driver == &intel_830_driver)
  2134. intel_i830_configure();
  2135. else if (bridge->driver == &intel_810_driver)
  2136. intel_i810_configure();
  2137. else if (bridge->driver == &intel_i965_driver)
  2138. intel_i915_configure();
  2139. ret_val = agp_rebind_memory();
  2140. if (ret_val != 0)
  2141. return ret_val;
  2142. return 0;
  2143. }
  2144. #endif
  2145. static struct pci_device_id agp_intel_pci_table[] = {
  2146. #define ID(x) \
  2147. { \
  2148. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2149. .class_mask = ~0, \
  2150. .vendor = PCI_VENDOR_ID_INTEL, \
  2151. .device = x, \
  2152. .subvendor = PCI_ANY_ID, \
  2153. .subdevice = PCI_ANY_ID, \
  2154. }
  2155. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2156. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2157. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2158. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2159. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2160. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2161. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2162. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2163. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2164. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2165. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2166. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2167. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2168. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2169. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2170. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2171. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2172. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2173. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2174. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2175. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2176. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2177. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2178. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2179. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2180. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2181. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2182. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2183. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
  2184. ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
  2185. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2186. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2187. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2188. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2189. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2190. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2191. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2192. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2193. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2194. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2195. ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
  2196. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2197. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2198. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2199. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2200. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
  2201. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
  2202. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
  2203. ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
  2204. { }
  2205. };
  2206. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2207. static struct pci_driver agp_intel_pci_driver = {
  2208. .name = "agpgart-intel",
  2209. .id_table = agp_intel_pci_table,
  2210. .probe = agp_intel_probe,
  2211. .remove = __devexit_p(agp_intel_remove),
  2212. #ifdef CONFIG_PM
  2213. .resume = agp_intel_resume,
  2214. #endif
  2215. };
  2216. static int __init agp_intel_init(void)
  2217. {
  2218. if (agp_off)
  2219. return -EINVAL;
  2220. return pci_register_driver(&agp_intel_pci_driver);
  2221. }
  2222. static void __exit agp_intel_cleanup(void)
  2223. {
  2224. pci_unregister_driver(&agp_intel_pci_driver);
  2225. }
  2226. module_init(agp_intel_init);
  2227. module_exit(agp_intel_cleanup);
  2228. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2229. MODULE_LICENSE("GPL and additional rights");