pata_efar.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * pata_efar.c - EFAR PIIX clone controller driver
  3. *
  4. * (C) 2005 Red Hat
  5. * (C) 2009 Bartlomiej Zolnierkiewicz
  6. *
  7. * Some parts based on ata_piix.c by Jeff Garzik and others.
  8. *
  9. * The EFAR is a PIIX4 clone with UDMA66 support. Unlike the later
  10. * Intel ICH controllers the EFAR widened the UDMA mode register bits
  11. * and doesn't require the funky clock selection.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/pci.h>
  16. #include <linux/init.h>
  17. #include <linux/blkdev.h>
  18. #include <linux/delay.h>
  19. #include <linux/device.h>
  20. #include <scsi/scsi_host.h>
  21. #include <linux/libata.h>
  22. #include <linux/ata.h>
  23. #define DRV_NAME "pata_efar"
  24. #define DRV_VERSION "0.4.5"
  25. /**
  26. * efar_pre_reset - Enable bits
  27. * @link: ATA link
  28. * @deadline: deadline jiffies for the operation
  29. *
  30. * Perform cable detection for the EFAR ATA interface. This is
  31. * different to the PIIX arrangement
  32. */
  33. static int efar_pre_reset(struct ata_link *link, unsigned long deadline)
  34. {
  35. static const struct pci_bits efar_enable_bits[] = {
  36. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  37. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  38. };
  39. struct ata_port *ap = link->ap;
  40. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  41. if (!pci_test_config_bits(pdev, &efar_enable_bits[ap->port_no]))
  42. return -ENOENT;
  43. return ata_sff_prereset(link, deadline);
  44. }
  45. /**
  46. * efar_cable_detect - check for 40/80 pin
  47. * @ap: Port
  48. *
  49. * Perform cable detection for the EFAR ATA interface. This is
  50. * different to the PIIX arrangement
  51. */
  52. static int efar_cable_detect(struct ata_port *ap)
  53. {
  54. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  55. u8 tmp;
  56. pci_read_config_byte(pdev, 0x47, &tmp);
  57. if (tmp & (2 >> ap->port_no))
  58. return ATA_CBL_PATA40;
  59. return ATA_CBL_PATA80;
  60. }
  61. /**
  62. * efar_set_piomode - Initialize host controller PATA PIO timings
  63. * @ap: Port whose timings we are configuring
  64. * @adev: um
  65. *
  66. * Set PIO mode for device, in host controller PCI config space.
  67. *
  68. * LOCKING:
  69. * None (inherited from caller).
  70. */
  71. static void efar_set_piomode (struct ata_port *ap, struct ata_device *adev)
  72. {
  73. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  74. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  75. unsigned int idetm_port= ap->port_no ? 0x42 : 0x40;
  76. u16 idetm_data;
  77. int control = 0;
  78. /*
  79. * See Intel Document 298600-004 for the timing programing rules
  80. * for PIIX/ICH. The EFAR is a clone so very similar
  81. */
  82. static const /* ISP RTC */
  83. u8 timings[][2] = { { 0, 0 },
  84. { 0, 0 },
  85. { 1, 0 },
  86. { 2, 1 },
  87. { 2, 3 }, };
  88. if (pio > 1)
  89. control |= 1; /* TIME */
  90. if (ata_pio_need_iordy(adev)) /* PIO 3/4 require IORDY */
  91. control |= 2; /* IE */
  92. /* Intel specifies that the prefetch/posting is for disk only */
  93. if (adev->class == ATA_DEV_ATA)
  94. control |= 4; /* PPE */
  95. pci_read_config_word(dev, idetm_port, &idetm_data);
  96. /* Set PPE, IE, and TIME as appropriate */
  97. if (adev->devno == 0) {
  98. idetm_data &= 0xCCF0;
  99. idetm_data |= control;
  100. idetm_data |= (timings[pio][0] << 12) |
  101. (timings[pio][1] << 8);
  102. } else {
  103. int shift = 4 * ap->port_no;
  104. u8 slave_data;
  105. idetm_data &= 0xFF0F;
  106. idetm_data |= (control << 4);
  107. /* Slave timing in separate register */
  108. pci_read_config_byte(dev, 0x44, &slave_data);
  109. slave_data &= ap->port_no ? 0x0F : 0xF0;
  110. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << shift;
  111. pci_write_config_byte(dev, 0x44, slave_data);
  112. }
  113. idetm_data |= 0x4000; /* Ensure SITRE is set */
  114. pci_write_config_word(dev, idetm_port, idetm_data);
  115. }
  116. /**
  117. * efar_set_dmamode - Initialize host controller PATA DMA timings
  118. * @ap: Port whose timings we are configuring
  119. * @adev: Device to program
  120. *
  121. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  122. *
  123. * LOCKING:
  124. * None (inherited from caller).
  125. */
  126. static void efar_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  127. {
  128. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  129. u8 master_port = ap->port_no ? 0x42 : 0x40;
  130. u16 master_data;
  131. u8 speed = adev->dma_mode;
  132. int devid = adev->devno + 2 * ap->port_no;
  133. u8 udma_enable;
  134. static const /* ISP RTC */
  135. u8 timings[][2] = { { 0, 0 },
  136. { 0, 0 },
  137. { 1, 0 },
  138. { 2, 1 },
  139. { 2, 3 }, };
  140. pci_read_config_word(dev, master_port, &master_data);
  141. pci_read_config_byte(dev, 0x48, &udma_enable);
  142. if (speed >= XFER_UDMA_0) {
  143. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  144. u16 udma_timing;
  145. udma_enable |= (1 << devid);
  146. /* Load the UDMA mode number */
  147. pci_read_config_word(dev, 0x4A, &udma_timing);
  148. udma_timing &= ~(7 << (4 * devid));
  149. udma_timing |= udma << (4 * devid);
  150. pci_write_config_word(dev, 0x4A, udma_timing);
  151. } else {
  152. /*
  153. * MWDMA is driven by the PIO timings. We must also enable
  154. * IORDY unconditionally along with TIME1. PPE has already
  155. * been set when the PIO timing was set.
  156. */
  157. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  158. unsigned int control;
  159. u8 slave_data;
  160. const unsigned int needed_pio[3] = {
  161. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  162. };
  163. int pio = needed_pio[mwdma] - XFER_PIO_0;
  164. control = 3; /* IORDY|TIME1 */
  165. /* If the drive MWDMA is faster than it can do PIO then
  166. we must force PIO into PIO0 */
  167. if (adev->pio_mode < needed_pio[mwdma])
  168. /* Enable DMA timing only */
  169. control |= 8; /* PIO cycles in PIO0 */
  170. if (adev->devno) { /* Slave */
  171. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  172. master_data |= control << 4;
  173. pci_read_config_byte(dev, 0x44, &slave_data);
  174. slave_data &= ap->port_no ? 0x0F : 0xF0;
  175. /* Load the matching timing */
  176. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  177. pci_write_config_byte(dev, 0x44, slave_data);
  178. } else { /* Master */
  179. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  180. and master timing bits */
  181. master_data |= control;
  182. master_data |=
  183. (timings[pio][0] << 12) |
  184. (timings[pio][1] << 8);
  185. }
  186. udma_enable &= ~(1 << devid);
  187. pci_write_config_word(dev, master_port, master_data);
  188. }
  189. pci_write_config_byte(dev, 0x48, udma_enable);
  190. }
  191. static struct scsi_host_template efar_sht = {
  192. ATA_BMDMA_SHT(DRV_NAME),
  193. };
  194. static struct ata_port_operations efar_ops = {
  195. .inherits = &ata_bmdma_port_ops,
  196. .cable_detect = efar_cable_detect,
  197. .set_piomode = efar_set_piomode,
  198. .set_dmamode = efar_set_dmamode,
  199. .prereset = efar_pre_reset,
  200. };
  201. /**
  202. * efar_init_one - Register EFAR ATA PCI device with kernel services
  203. * @pdev: PCI device to register
  204. * @ent: Entry in efar_pci_tbl matching with @pdev
  205. *
  206. * Called from kernel PCI layer.
  207. *
  208. * LOCKING:
  209. * Inherited from PCI layer (may sleep).
  210. *
  211. * RETURNS:
  212. * Zero on success, or -ERRNO value.
  213. */
  214. static int efar_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  215. {
  216. static int printed_version;
  217. static const struct ata_port_info info = {
  218. .flags = ATA_FLAG_SLAVE_POSS,
  219. .pio_mask = ATA_PIO4,
  220. .mwdma_mask = ATA_MWDMA12_ONLY,
  221. .udma_mask = ATA_UDMA4,
  222. .port_ops = &efar_ops,
  223. };
  224. const struct ata_port_info *ppi[] = { &info, NULL };
  225. if (!printed_version++)
  226. dev_printk(KERN_DEBUG, &pdev->dev,
  227. "version " DRV_VERSION "\n");
  228. return ata_pci_sff_init_one(pdev, ppi, &efar_sht, NULL);
  229. }
  230. static const struct pci_device_id efar_pci_tbl[] = {
  231. { PCI_VDEVICE(EFAR, 0x9130), },
  232. { } /* terminate list */
  233. };
  234. static struct pci_driver efar_pci_driver = {
  235. .name = DRV_NAME,
  236. .id_table = efar_pci_tbl,
  237. .probe = efar_init_one,
  238. .remove = ata_pci_remove_one,
  239. #ifdef CONFIG_PM
  240. .suspend = ata_pci_device_suspend,
  241. .resume = ata_pci_device_resume,
  242. #endif
  243. };
  244. static int __init efar_init(void)
  245. {
  246. return pci_register_driver(&efar_pci_driver);
  247. }
  248. static void __exit efar_exit(void)
  249. {
  250. pci_unregister_driver(&efar_pci_driver);
  251. }
  252. module_init(efar_init);
  253. module_exit(efar_exit);
  254. MODULE_AUTHOR("Alan Cox");
  255. MODULE_DESCRIPTION("SCSI low-level driver for EFAR PIIX clones");
  256. MODULE_LICENSE("GPL");
  257. MODULE_DEVICE_TABLE(pci, efar_pci_tbl);
  258. MODULE_VERSION(DRV_VERSION);