pata_atiixp.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /*
  2. * pata_atiixp.c - ATI PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * (C) 2009 Bartlomiej Zolnierkiewicz
  5. *
  6. * Based on
  7. *
  8. * linux/drivers/ide/pci/atiixp.c Version 0.01-bart2 Feb. 26, 2004
  9. *
  10. * Copyright (C) 2003 ATI Inc. <hyu@ati.com>
  11. * Copyright (C) 2004 Bartlomiej Zolnierkiewicz
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/blkdev.h>
  19. #include <linux/delay.h>
  20. #include <scsi/scsi_host.h>
  21. #include <linux/libata.h>
  22. #define DRV_NAME "pata_atiixp"
  23. #define DRV_VERSION "0.4.6"
  24. enum {
  25. ATIIXP_IDE_PIO_TIMING = 0x40,
  26. ATIIXP_IDE_MWDMA_TIMING = 0x44,
  27. ATIIXP_IDE_PIO_CONTROL = 0x48,
  28. ATIIXP_IDE_PIO_MODE = 0x4a,
  29. ATIIXP_IDE_UDMA_CONTROL = 0x54,
  30. ATIIXP_IDE_UDMA_MODE = 0x56
  31. };
  32. static int atiixp_cable_detect(struct ata_port *ap)
  33. {
  34. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  35. u8 udma;
  36. /* Hack from drivers/ide/pci. Really we want to know how to do the
  37. raw detection not play follow the bios mode guess */
  38. pci_read_config_byte(pdev, ATIIXP_IDE_UDMA_MODE + ap->port_no, &udma);
  39. if ((udma & 0x07) >= 0x04 || (udma & 0x70) >= 0x40)
  40. return ATA_CBL_PATA80;
  41. return ATA_CBL_PATA40;
  42. }
  43. /**
  44. * atiixp_set_pio_timing - set initial PIO mode data
  45. * @ap: ATA interface
  46. * @adev: ATA device
  47. *
  48. * Called by both the pio and dma setup functions to set the controller
  49. * timings for PIO transfers. We must load both the mode number and
  50. * timing values into the controller.
  51. */
  52. static void atiixp_set_pio_timing(struct ata_port *ap, struct ata_device *adev, int pio)
  53. {
  54. static u8 pio_timings[5] = { 0x5D, 0x47, 0x34, 0x22, 0x20 };
  55. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  56. int dn = 2 * ap->port_no + adev->devno;
  57. int timing_shift = (16 * ap->port_no) + 8 * (adev->devno ^ 1);
  58. u32 pio_timing_data;
  59. u16 pio_mode_data;
  60. pci_read_config_word(pdev, ATIIXP_IDE_PIO_MODE, &pio_mode_data);
  61. pio_mode_data &= ~(0x7 << (4 * dn));
  62. pio_mode_data |= pio << (4 * dn);
  63. pci_write_config_word(pdev, ATIIXP_IDE_PIO_MODE, pio_mode_data);
  64. pci_read_config_dword(pdev, ATIIXP_IDE_PIO_TIMING, &pio_timing_data);
  65. pio_timing_data &= ~(0xFF << timing_shift);
  66. pio_timing_data |= (pio_timings[pio] << timing_shift);
  67. pci_write_config_dword(pdev, ATIIXP_IDE_PIO_TIMING, pio_timing_data);
  68. }
  69. /**
  70. * atiixp_set_piomode - set initial PIO mode data
  71. * @ap: ATA interface
  72. * @adev: ATA device
  73. *
  74. * Called to do the PIO mode setup. We use a shared helper for this
  75. * as the DMA setup must also adjust the PIO timing information.
  76. */
  77. static void atiixp_set_piomode(struct ata_port *ap, struct ata_device *adev)
  78. {
  79. atiixp_set_pio_timing(ap, adev, adev->pio_mode - XFER_PIO_0);
  80. }
  81. /**
  82. * atiixp_set_dmamode - set initial DMA mode data
  83. * @ap: ATA interface
  84. * @adev: ATA device
  85. *
  86. * Called to do the DMA mode setup. We use timing tables for most
  87. * modes but must tune an appropriate PIO mode to match.
  88. */
  89. static void atiixp_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  90. {
  91. static u8 mwdma_timings[5] = { 0x77, 0x21, 0x20 };
  92. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  93. int dma = adev->dma_mode;
  94. int dn = 2 * ap->port_no + adev->devno;
  95. int wanted_pio;
  96. if (adev->dma_mode >= XFER_UDMA_0) {
  97. u16 udma_mode_data;
  98. dma -= XFER_UDMA_0;
  99. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_MODE, &udma_mode_data);
  100. udma_mode_data &= ~(0x7 << (4 * dn));
  101. udma_mode_data |= dma << (4 * dn);
  102. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_MODE, udma_mode_data);
  103. } else {
  104. int timing_shift = (16 * ap->port_no) + 8 * (adev->devno ^ 1);
  105. u32 mwdma_timing_data;
  106. dma -= XFER_MW_DMA_0;
  107. pci_read_config_dword(pdev, ATIIXP_IDE_MWDMA_TIMING,
  108. &mwdma_timing_data);
  109. mwdma_timing_data &= ~(0xFF << timing_shift);
  110. mwdma_timing_data |= (mwdma_timings[dma] << timing_shift);
  111. pci_write_config_dword(pdev, ATIIXP_IDE_MWDMA_TIMING,
  112. mwdma_timing_data);
  113. }
  114. /*
  115. * We must now look at the PIO mode situation. We may need to
  116. * adjust the PIO mode to keep the timings acceptable
  117. */
  118. if (adev->dma_mode >= XFER_MW_DMA_2)
  119. wanted_pio = 4;
  120. else if (adev->dma_mode == XFER_MW_DMA_1)
  121. wanted_pio = 3;
  122. else if (adev->dma_mode == XFER_MW_DMA_0)
  123. wanted_pio = 0;
  124. else BUG();
  125. if (adev->pio_mode != wanted_pio)
  126. atiixp_set_pio_timing(ap, adev, wanted_pio);
  127. }
  128. /**
  129. * atiixp_bmdma_start - DMA start callback
  130. * @qc: Command in progress
  131. *
  132. * When DMA begins we need to ensure that the UDMA control
  133. * register for the channel is correctly set.
  134. *
  135. * Note: The host lock held by the libata layer protects
  136. * us from two channels both trying to set DMA bits at once
  137. */
  138. static void atiixp_bmdma_start(struct ata_queued_cmd *qc)
  139. {
  140. struct ata_port *ap = qc->ap;
  141. struct ata_device *adev = qc->dev;
  142. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  143. int dn = (2 * ap->port_no) + adev->devno;
  144. u16 tmp16;
  145. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, &tmp16);
  146. if (ata_using_udma(adev))
  147. tmp16 |= (1 << dn);
  148. else
  149. tmp16 &= ~(1 << dn);
  150. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, tmp16);
  151. ata_bmdma_start(qc);
  152. }
  153. /**
  154. * atiixp_dma_stop - DMA stop callback
  155. * @qc: Command in progress
  156. *
  157. * DMA has completed. Clear the UDMA flag as the next operations will
  158. * be PIO ones not UDMA data transfer.
  159. *
  160. * Note: The host lock held by the libata layer protects
  161. * us from two channels both trying to set DMA bits at once
  162. */
  163. static void atiixp_bmdma_stop(struct ata_queued_cmd *qc)
  164. {
  165. struct ata_port *ap = qc->ap;
  166. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  167. int dn = (2 * ap->port_no) + qc->dev->devno;
  168. u16 tmp16;
  169. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, &tmp16);
  170. tmp16 &= ~(1 << dn);
  171. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, tmp16);
  172. ata_bmdma_stop(qc);
  173. }
  174. static struct scsi_host_template atiixp_sht = {
  175. ATA_BMDMA_SHT(DRV_NAME),
  176. .sg_tablesize = LIBATA_DUMB_MAX_PRD,
  177. };
  178. static struct ata_port_operations atiixp_port_ops = {
  179. .inherits = &ata_bmdma_port_ops,
  180. .qc_prep = ata_sff_dumb_qc_prep,
  181. .bmdma_start = atiixp_bmdma_start,
  182. .bmdma_stop = atiixp_bmdma_stop,
  183. .cable_detect = atiixp_cable_detect,
  184. .set_piomode = atiixp_set_piomode,
  185. .set_dmamode = atiixp_set_dmamode,
  186. };
  187. static int atiixp_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  188. {
  189. static const struct ata_port_info info = {
  190. .flags = ATA_FLAG_SLAVE_POSS,
  191. .pio_mask = ATA_PIO4,
  192. .mwdma_mask = ATA_MWDMA12_ONLY,
  193. .udma_mask = ATA_UDMA5,
  194. .port_ops = &atiixp_port_ops
  195. };
  196. static const struct pci_bits atiixp_enable_bits[] = {
  197. { 0x48, 1, 0x01, 0x00 },
  198. { 0x48, 1, 0x08, 0x00 }
  199. };
  200. const struct ata_port_info *ppi[] = { &info, &info };
  201. int i;
  202. for (i = 0; i < 2; i++)
  203. if (!pci_test_config_bits(pdev, &atiixp_enable_bits[i]))
  204. ppi[i] = &ata_dummy_port_info;
  205. return ata_pci_sff_init_one(pdev, ppi, &atiixp_sht, NULL);
  206. }
  207. static const struct pci_device_id atiixp[] = {
  208. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP200_IDE), },
  209. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP300_IDE), },
  210. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP400_IDE), },
  211. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP600_IDE), },
  212. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP700_IDE), },
  213. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_HUDSON2_IDE), },
  214. { },
  215. };
  216. static struct pci_driver atiixp_pci_driver = {
  217. .name = DRV_NAME,
  218. .id_table = atiixp,
  219. .probe = atiixp_init_one,
  220. .remove = ata_pci_remove_one,
  221. #ifdef CONFIG_PM
  222. .resume = ata_pci_device_resume,
  223. .suspend = ata_pci_device_suspend,
  224. #endif
  225. };
  226. static int __init atiixp_init(void)
  227. {
  228. return pci_register_driver(&atiixp_pci_driver);
  229. }
  230. static void __exit atiixp_exit(void)
  231. {
  232. pci_unregister_driver(&atiixp_pci_driver);
  233. }
  234. MODULE_AUTHOR("Alan Cox");
  235. MODULE_DESCRIPTION("low-level driver for ATI IXP200/300/400");
  236. MODULE_LICENSE("GPL");
  237. MODULE_DEVICE_TABLE(pci, atiixp);
  238. MODULE_VERSION(DRV_VERSION);
  239. module_init(atiixp_init);
  240. module_exit(atiixp_exit);