i8259.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/bitops.h>
  30. #include "irq.h"
  31. #include <linux/kvm_host.h>
  32. #include "trace.h"
  33. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  34. {
  35. s->isr &= ~(1 << irq);
  36. s->isr_ack |= (1 << irq);
  37. if (s != &s->pics_state->pics[0])
  38. irq += 8;
  39. /*
  40. * We are dropping lock while calling ack notifiers since ack
  41. * notifier callbacks for assigned devices call into PIC recursively.
  42. * Other interrupt may be delivered to PIC while lock is dropped but
  43. * it should be safe since PIC state is already updated at this stage.
  44. */
  45. spin_unlock(&s->pics_state->lock);
  46. kvm_notify_acked_irq(s->pics_state->kvm, SELECT_PIC(irq), irq);
  47. spin_lock(&s->pics_state->lock);
  48. }
  49. void kvm_pic_clear_isr_ack(struct kvm *kvm)
  50. {
  51. struct kvm_pic *s = pic_irqchip(kvm);
  52. spin_lock(&s->lock);
  53. s->pics[0].isr_ack = 0xff;
  54. s->pics[1].isr_ack = 0xff;
  55. spin_unlock(&s->lock);
  56. }
  57. /*
  58. * set irq level. If an edge is detected, then the IRR is set to 1
  59. */
  60. static inline int pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  61. {
  62. int mask, ret = 1;
  63. mask = 1 << irq;
  64. if (s->elcr & mask) /* level triggered */
  65. if (level) {
  66. ret = !(s->irr & mask);
  67. s->irr |= mask;
  68. s->last_irr |= mask;
  69. } else {
  70. s->irr &= ~mask;
  71. s->last_irr &= ~mask;
  72. }
  73. else /* edge triggered */
  74. if (level) {
  75. if ((s->last_irr & mask) == 0) {
  76. ret = !(s->irr & mask);
  77. s->irr |= mask;
  78. }
  79. s->last_irr |= mask;
  80. } else
  81. s->last_irr &= ~mask;
  82. return (s->imr & mask) ? -1 : ret;
  83. }
  84. /*
  85. * return the highest priority found in mask (highest = smallest
  86. * number). Return 8 if no irq
  87. */
  88. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  89. {
  90. int priority;
  91. if (mask == 0)
  92. return 8;
  93. priority = 0;
  94. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  95. priority++;
  96. return priority;
  97. }
  98. /*
  99. * return the pic wanted interrupt. return -1 if none
  100. */
  101. static int pic_get_irq(struct kvm_kpic_state *s)
  102. {
  103. int mask, cur_priority, priority;
  104. mask = s->irr & ~s->imr;
  105. priority = get_priority(s, mask);
  106. if (priority == 8)
  107. return -1;
  108. /*
  109. * compute current priority. If special fully nested mode on the
  110. * master, the IRQ coming from the slave is not taken into account
  111. * for the priority computation.
  112. */
  113. mask = s->isr;
  114. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  115. mask &= ~(1 << 2);
  116. cur_priority = get_priority(s, mask);
  117. if (priority < cur_priority)
  118. /*
  119. * higher priority found: an irq should be generated
  120. */
  121. return (priority + s->priority_add) & 7;
  122. else
  123. return -1;
  124. }
  125. /*
  126. * raise irq to CPU if necessary. must be called every time the active
  127. * irq may change
  128. */
  129. static void pic_update_irq(struct kvm_pic *s)
  130. {
  131. int irq2, irq;
  132. irq2 = pic_get_irq(&s->pics[1]);
  133. if (irq2 >= 0) {
  134. /*
  135. * if irq request by slave pic, signal master PIC
  136. */
  137. pic_set_irq1(&s->pics[0], 2, 1);
  138. pic_set_irq1(&s->pics[0], 2, 0);
  139. }
  140. irq = pic_get_irq(&s->pics[0]);
  141. if (irq >= 0)
  142. s->irq_request(s->irq_request_opaque, 1);
  143. else
  144. s->irq_request(s->irq_request_opaque, 0);
  145. }
  146. void kvm_pic_update_irq(struct kvm_pic *s)
  147. {
  148. spin_lock(&s->lock);
  149. pic_update_irq(s);
  150. spin_unlock(&s->lock);
  151. }
  152. int kvm_pic_set_irq(void *opaque, int irq, int level)
  153. {
  154. struct kvm_pic *s = opaque;
  155. int ret = -1;
  156. spin_lock(&s->lock);
  157. if (irq >= 0 && irq < PIC_NUM_PINS) {
  158. ret = pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  159. pic_update_irq(s);
  160. trace_kvm_pic_set_irq(irq >> 3, irq & 7, s->pics[irq >> 3].elcr,
  161. s->pics[irq >> 3].imr, ret == 0);
  162. }
  163. spin_unlock(&s->lock);
  164. return ret;
  165. }
  166. /*
  167. * acknowledge interrupt 'irq'
  168. */
  169. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  170. {
  171. s->isr |= 1 << irq;
  172. /*
  173. * We don't clear a level sensitive interrupt here
  174. */
  175. if (!(s->elcr & (1 << irq)))
  176. s->irr &= ~(1 << irq);
  177. if (s->auto_eoi) {
  178. if (s->rotate_on_auto_eoi)
  179. s->priority_add = (irq + 1) & 7;
  180. pic_clear_isr(s, irq);
  181. }
  182. }
  183. int kvm_pic_read_irq(struct kvm *kvm)
  184. {
  185. int irq, irq2, intno;
  186. struct kvm_pic *s = pic_irqchip(kvm);
  187. spin_lock(&s->lock);
  188. irq = pic_get_irq(&s->pics[0]);
  189. if (irq >= 0) {
  190. pic_intack(&s->pics[0], irq);
  191. if (irq == 2) {
  192. irq2 = pic_get_irq(&s->pics[1]);
  193. if (irq2 >= 0)
  194. pic_intack(&s->pics[1], irq2);
  195. else
  196. /*
  197. * spurious IRQ on slave controller
  198. */
  199. irq2 = 7;
  200. intno = s->pics[1].irq_base + irq2;
  201. irq = irq2 + 8;
  202. } else
  203. intno = s->pics[0].irq_base + irq;
  204. } else {
  205. /*
  206. * spurious IRQ on host controller
  207. */
  208. irq = 7;
  209. intno = s->pics[0].irq_base + irq;
  210. }
  211. pic_update_irq(s);
  212. spin_unlock(&s->lock);
  213. return intno;
  214. }
  215. void kvm_pic_reset(struct kvm_kpic_state *s)
  216. {
  217. int irq;
  218. struct kvm *kvm = s->pics_state->irq_request_opaque;
  219. struct kvm_vcpu *vcpu0 = kvm->bsp_vcpu;
  220. u8 irr = s->irr, isr = s->imr;
  221. s->last_irr = 0;
  222. s->irr = 0;
  223. s->imr = 0;
  224. s->isr = 0;
  225. s->isr_ack = 0xff;
  226. s->priority_add = 0;
  227. s->irq_base = 0;
  228. s->read_reg_select = 0;
  229. s->poll = 0;
  230. s->special_mask = 0;
  231. s->init_state = 0;
  232. s->auto_eoi = 0;
  233. s->rotate_on_auto_eoi = 0;
  234. s->special_fully_nested_mode = 0;
  235. s->init4 = 0;
  236. for (irq = 0; irq < PIC_NUM_PINS/2; irq++) {
  237. if (vcpu0 && kvm_apic_accept_pic_intr(vcpu0))
  238. if (irr & (1 << irq) || isr & (1 << irq)) {
  239. pic_clear_isr(s, irq);
  240. }
  241. }
  242. }
  243. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  244. {
  245. struct kvm_kpic_state *s = opaque;
  246. int priority, cmd, irq;
  247. addr &= 1;
  248. if (addr == 0) {
  249. if (val & 0x10) {
  250. kvm_pic_reset(s); /* init */
  251. /*
  252. * deassert a pending interrupt
  253. */
  254. s->pics_state->irq_request(s->pics_state->
  255. irq_request_opaque, 0);
  256. s->init_state = 1;
  257. s->init4 = val & 1;
  258. if (val & 0x02)
  259. printk(KERN_ERR "single mode not supported");
  260. if (val & 0x08)
  261. printk(KERN_ERR
  262. "level sensitive irq not supported");
  263. } else if (val & 0x08) {
  264. if (val & 0x04)
  265. s->poll = 1;
  266. if (val & 0x02)
  267. s->read_reg_select = val & 1;
  268. if (val & 0x40)
  269. s->special_mask = (val >> 5) & 1;
  270. } else {
  271. cmd = val >> 5;
  272. switch (cmd) {
  273. case 0:
  274. case 4:
  275. s->rotate_on_auto_eoi = cmd >> 2;
  276. break;
  277. case 1: /* end of interrupt */
  278. case 5:
  279. priority = get_priority(s, s->isr);
  280. if (priority != 8) {
  281. irq = (priority + s->priority_add) & 7;
  282. if (cmd == 5)
  283. s->priority_add = (irq + 1) & 7;
  284. pic_clear_isr(s, irq);
  285. pic_update_irq(s->pics_state);
  286. }
  287. break;
  288. case 3:
  289. irq = val & 7;
  290. pic_clear_isr(s, irq);
  291. pic_update_irq(s->pics_state);
  292. break;
  293. case 6:
  294. s->priority_add = (val + 1) & 7;
  295. pic_update_irq(s->pics_state);
  296. break;
  297. case 7:
  298. irq = val & 7;
  299. s->priority_add = (irq + 1) & 7;
  300. pic_clear_isr(s, irq);
  301. pic_update_irq(s->pics_state);
  302. break;
  303. default:
  304. break; /* no operation */
  305. }
  306. }
  307. } else
  308. switch (s->init_state) {
  309. case 0: /* normal mode */
  310. s->imr = val;
  311. pic_update_irq(s->pics_state);
  312. break;
  313. case 1:
  314. s->irq_base = val & 0xf8;
  315. s->init_state = 2;
  316. break;
  317. case 2:
  318. if (s->init4)
  319. s->init_state = 3;
  320. else
  321. s->init_state = 0;
  322. break;
  323. case 3:
  324. s->special_fully_nested_mode = (val >> 4) & 1;
  325. s->auto_eoi = (val >> 1) & 1;
  326. s->init_state = 0;
  327. break;
  328. }
  329. }
  330. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  331. {
  332. int ret;
  333. ret = pic_get_irq(s);
  334. if (ret >= 0) {
  335. if (addr1 >> 7) {
  336. s->pics_state->pics[0].isr &= ~(1 << 2);
  337. s->pics_state->pics[0].irr &= ~(1 << 2);
  338. }
  339. s->irr &= ~(1 << ret);
  340. pic_clear_isr(s, ret);
  341. if (addr1 >> 7 || ret != 2)
  342. pic_update_irq(s->pics_state);
  343. } else {
  344. ret = 0x07;
  345. pic_update_irq(s->pics_state);
  346. }
  347. return ret;
  348. }
  349. static u32 pic_ioport_read(void *opaque, u32 addr1)
  350. {
  351. struct kvm_kpic_state *s = opaque;
  352. unsigned int addr;
  353. int ret;
  354. addr = addr1;
  355. addr &= 1;
  356. if (s->poll) {
  357. ret = pic_poll_read(s, addr1);
  358. s->poll = 0;
  359. } else
  360. if (addr == 0)
  361. if (s->read_reg_select)
  362. ret = s->isr;
  363. else
  364. ret = s->irr;
  365. else
  366. ret = s->imr;
  367. return ret;
  368. }
  369. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  370. {
  371. struct kvm_kpic_state *s = opaque;
  372. s->elcr = val & s->elcr_mask;
  373. }
  374. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  375. {
  376. struct kvm_kpic_state *s = opaque;
  377. return s->elcr;
  378. }
  379. static int picdev_in_range(gpa_t addr)
  380. {
  381. switch (addr) {
  382. case 0x20:
  383. case 0x21:
  384. case 0xa0:
  385. case 0xa1:
  386. case 0x4d0:
  387. case 0x4d1:
  388. return 1;
  389. default:
  390. return 0;
  391. }
  392. }
  393. static inline struct kvm_pic *to_pic(struct kvm_io_device *dev)
  394. {
  395. return container_of(dev, struct kvm_pic, dev);
  396. }
  397. static int picdev_write(struct kvm_io_device *this,
  398. gpa_t addr, int len, const void *val)
  399. {
  400. struct kvm_pic *s = to_pic(this);
  401. unsigned char data = *(unsigned char *)val;
  402. if (!picdev_in_range(addr))
  403. return -EOPNOTSUPP;
  404. if (len != 1) {
  405. if (printk_ratelimit())
  406. printk(KERN_ERR "PIC: non byte write\n");
  407. return 0;
  408. }
  409. spin_lock(&s->lock);
  410. switch (addr) {
  411. case 0x20:
  412. case 0x21:
  413. case 0xa0:
  414. case 0xa1:
  415. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  416. break;
  417. case 0x4d0:
  418. case 0x4d1:
  419. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  420. break;
  421. }
  422. spin_unlock(&s->lock);
  423. return 0;
  424. }
  425. static int picdev_read(struct kvm_io_device *this,
  426. gpa_t addr, int len, void *val)
  427. {
  428. struct kvm_pic *s = to_pic(this);
  429. unsigned char data = 0;
  430. if (!picdev_in_range(addr))
  431. return -EOPNOTSUPP;
  432. if (len != 1) {
  433. if (printk_ratelimit())
  434. printk(KERN_ERR "PIC: non byte read\n");
  435. return 0;
  436. }
  437. spin_lock(&s->lock);
  438. switch (addr) {
  439. case 0x20:
  440. case 0x21:
  441. case 0xa0:
  442. case 0xa1:
  443. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  444. break;
  445. case 0x4d0:
  446. case 0x4d1:
  447. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  448. break;
  449. }
  450. *(unsigned char *)val = data;
  451. spin_unlock(&s->lock);
  452. return 0;
  453. }
  454. /*
  455. * callback when PIC0 irq status changed
  456. */
  457. static void pic_irq_request(void *opaque, int level)
  458. {
  459. struct kvm *kvm = opaque;
  460. struct kvm_vcpu *vcpu = kvm->bsp_vcpu;
  461. struct kvm_pic *s = pic_irqchip(kvm);
  462. int irq = pic_get_irq(&s->pics[0]);
  463. s->output = level;
  464. if (vcpu && level && (s->pics[0].isr_ack & (1 << irq))) {
  465. s->pics[0].isr_ack &= ~(1 << irq);
  466. kvm_vcpu_kick(vcpu);
  467. }
  468. }
  469. static const struct kvm_io_device_ops picdev_ops = {
  470. .read = picdev_read,
  471. .write = picdev_write,
  472. };
  473. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  474. {
  475. struct kvm_pic *s;
  476. int ret;
  477. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  478. if (!s)
  479. return NULL;
  480. spin_lock_init(&s->lock);
  481. s->kvm = kvm;
  482. s->pics[0].elcr_mask = 0xf8;
  483. s->pics[1].elcr_mask = 0xde;
  484. s->irq_request = pic_irq_request;
  485. s->irq_request_opaque = kvm;
  486. s->pics[0].pics_state = s;
  487. s->pics[1].pics_state = s;
  488. /*
  489. * Initialize PIO device
  490. */
  491. kvm_iodevice_init(&s->dev, &picdev_ops);
  492. ret = kvm_io_bus_register_dev(kvm, &kvm->pio_bus, &s->dev);
  493. if (ret < 0) {
  494. kfree(s);
  495. return NULL;
  496. }
  497. return s;
  498. }