intel.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. #include <linux/init.h>
  2. #include <linux/kernel.h>
  3. #include <linux/string.h>
  4. #include <linux/bitops.h>
  5. #include <linux/smp.h>
  6. #include <linux/sched.h>
  7. #include <linux/thread_info.h>
  8. #include <linux/module.h>
  9. #include <linux/uaccess.h>
  10. #include <asm/processor.h>
  11. #include <asm/pgtable.h>
  12. #include <asm/msr.h>
  13. #include <asm/ds.h>
  14. #include <asm/bugs.h>
  15. #include <asm/cpu.h>
  16. #ifdef CONFIG_X86_64
  17. #include <linux/topology.h>
  18. #include <asm/numa_64.h>
  19. #endif
  20. #include "cpu.h"
  21. #ifdef CONFIG_X86_LOCAL_APIC
  22. #include <asm/mpspec.h>
  23. #include <asm/apic.h>
  24. #endif
  25. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  26. {
  27. /* Unmask CPUID levels if masked: */
  28. if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
  29. u64 misc_enable;
  30. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  31. if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) {
  32. misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID;
  33. wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  34. c->cpuid_level = cpuid_eax(0);
  35. }
  36. }
  37. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  38. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  39. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  40. #ifdef CONFIG_X86_64
  41. set_cpu_cap(c, X86_FEATURE_SYSENTER32);
  42. #else
  43. /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
  44. if (c->x86 == 15 && c->x86_cache_alignment == 64)
  45. c->x86_cache_alignment = 128;
  46. #endif
  47. /* CPUID workaround for 0F33/0F34 CPU */
  48. if (c->x86 == 0xF && c->x86_model == 0x3
  49. && (c->x86_mask == 0x3 || c->x86_mask == 0x4))
  50. c->x86_phys_bits = 36;
  51. /*
  52. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  53. * with P/T states and does not stop in deep C-states.
  54. *
  55. * It is also reliable across cores and sockets. (but not across
  56. * cabinets - we turn it off in that case explicitly.)
  57. */
  58. if (c->x86_power & (1 << 8)) {
  59. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  60. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  61. sched_clock_stable = 1;
  62. }
  63. /*
  64. * There is a known erratum on Pentium III and Core Solo
  65. * and Core Duo CPUs.
  66. * " Page with PAT set to WC while associated MTRR is UC
  67. * may consolidate to UC "
  68. * Because of this erratum, it is better to stick with
  69. * setting WC in MTRR rather than using PAT on these CPUs.
  70. *
  71. * Enable PAT WC only on P4, Core 2 or later CPUs.
  72. */
  73. if (c->x86 == 6 && c->x86_model < 15)
  74. clear_cpu_cap(c, X86_FEATURE_PAT);
  75. #ifdef CONFIG_KMEMCHECK
  76. /*
  77. * P4s have a "fast strings" feature which causes single-
  78. * stepping REP instructions to only generate a #DB on
  79. * cache-line boundaries.
  80. *
  81. * Ingo Molnar reported a Pentium D (model 6) and a Xeon
  82. * (model 2) with the same problem.
  83. */
  84. if (c->x86 == 15) {
  85. u64 misc_enable;
  86. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  87. if (misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING) {
  88. printk(KERN_INFO "kmemcheck: Disabling fast string operations\n");
  89. misc_enable &= ~MSR_IA32_MISC_ENABLE_FAST_STRING;
  90. wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  91. }
  92. }
  93. #endif
  94. }
  95. #ifdef CONFIG_X86_32
  96. /*
  97. * Early probe support logic for ppro memory erratum #50
  98. *
  99. * This is called before we do cpu ident work
  100. */
  101. int __cpuinit ppro_with_ram_bug(void)
  102. {
  103. /* Uses data from early_cpu_detect now */
  104. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  105. boot_cpu_data.x86 == 6 &&
  106. boot_cpu_data.x86_model == 1 &&
  107. boot_cpu_data.x86_mask < 8) {
  108. printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
  109. return 1;
  110. }
  111. return 0;
  112. }
  113. #ifdef CONFIG_X86_F00F_BUG
  114. static void __cpuinit trap_init_f00f_bug(void)
  115. {
  116. __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
  117. /*
  118. * Update the IDT descriptor and reload the IDT so that
  119. * it uses the read-only mapped virtual address.
  120. */
  121. idt_descr.address = fix_to_virt(FIX_F00F_IDT);
  122. load_idt(&idt_descr);
  123. }
  124. #endif
  125. static void __cpuinit intel_smp_check(struct cpuinfo_x86 *c)
  126. {
  127. #ifdef CONFIG_SMP
  128. /* calling is from identify_secondary_cpu() ? */
  129. if (c->cpu_index == boot_cpu_id)
  130. return;
  131. /*
  132. * Mask B, Pentium, but not Pentium MMX
  133. */
  134. if (c->x86 == 5 &&
  135. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  136. c->x86_model <= 3) {
  137. /*
  138. * Remember we have B step Pentia with bugs
  139. */
  140. WARN_ONCE(1, "WARNING: SMP operation may be unreliable"
  141. "with B stepping processors.\n");
  142. }
  143. #endif
  144. }
  145. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  146. {
  147. unsigned long lo, hi;
  148. #ifdef CONFIG_X86_F00F_BUG
  149. /*
  150. * All current models of Pentium and Pentium with MMX technology CPUs
  151. * have the F0 0F bug, which lets nonprivileged users lock up the
  152. * system.
  153. * Note that the workaround only should be initialized once...
  154. */
  155. c->f00f_bug = 0;
  156. if (!paravirt_enabled() && c->x86 == 5) {
  157. static int f00f_workaround_enabled;
  158. c->f00f_bug = 1;
  159. if (!f00f_workaround_enabled) {
  160. trap_init_f00f_bug();
  161. printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
  162. f00f_workaround_enabled = 1;
  163. }
  164. }
  165. #endif
  166. /*
  167. * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
  168. * model 3 mask 3
  169. */
  170. if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
  171. clear_cpu_cap(c, X86_FEATURE_SEP);
  172. /*
  173. * P4 Xeon errata 037 workaround.
  174. * Hardware prefetcher may cause stale data to be loaded into the cache.
  175. */
  176. if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
  177. rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  178. if ((lo & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE) == 0) {
  179. printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
  180. printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
  181. lo |= MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE;
  182. wrmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  183. }
  184. }
  185. /*
  186. * See if we have a good local APIC by checking for buggy Pentia,
  187. * i.e. all B steppings and the C2 stepping of P54C when using their
  188. * integrated APIC (see 11AP erratum in "Pentium Processor
  189. * Specification Update").
  190. */
  191. if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
  192. (c->x86_mask < 0x6 || c->x86_mask == 0xb))
  193. set_cpu_cap(c, X86_FEATURE_11AP);
  194. #ifdef CONFIG_X86_INTEL_USERCOPY
  195. /*
  196. * Set up the preferred alignment for movsl bulk memory moves
  197. */
  198. switch (c->x86) {
  199. case 4: /* 486: untested */
  200. break;
  201. case 5: /* Old Pentia: untested */
  202. break;
  203. case 6: /* PII/PIII only like movsl with 8-byte alignment */
  204. movsl_mask.mask = 7;
  205. break;
  206. case 15: /* P4 is OK down to 8-byte alignment */
  207. movsl_mask.mask = 7;
  208. break;
  209. }
  210. #endif
  211. #ifdef CONFIG_X86_NUMAQ
  212. numaq_tsc_disable();
  213. #endif
  214. intel_smp_check(c);
  215. }
  216. #else
  217. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  218. {
  219. }
  220. #endif
  221. static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
  222. {
  223. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  224. unsigned node;
  225. int cpu = smp_processor_id();
  226. int apicid = cpu_has_apic ? hard_smp_processor_id() : c->apicid;
  227. /* Don't do the funky fallback heuristics the AMD version employs
  228. for now. */
  229. node = apicid_to_node[apicid];
  230. if (node == NUMA_NO_NODE)
  231. node = first_node(node_online_map);
  232. else if (!node_online(node)) {
  233. /* reuse the value from init_cpu_to_node() */
  234. node = cpu_to_node(cpu);
  235. }
  236. numa_set_node(cpu, node);
  237. #endif
  238. }
  239. /*
  240. * find out the number of processor cores on the die
  241. */
  242. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  243. {
  244. unsigned int eax, ebx, ecx, edx;
  245. if (c->cpuid_level < 4)
  246. return 1;
  247. /* Intel has a non-standard dependency on %ecx for this CPUID level. */
  248. cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
  249. if (eax & 0x1f)
  250. return (eax >> 26) + 1;
  251. else
  252. return 1;
  253. }
  254. static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
  255. {
  256. /* Intel VMX MSR indicated features */
  257. #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
  258. #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
  259. #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
  260. #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
  261. #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
  262. #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
  263. u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
  264. clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  265. clear_cpu_cap(c, X86_FEATURE_VNMI);
  266. clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  267. clear_cpu_cap(c, X86_FEATURE_EPT);
  268. clear_cpu_cap(c, X86_FEATURE_VPID);
  269. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
  270. msr_ctl = vmx_msr_high | vmx_msr_low;
  271. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
  272. set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  273. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
  274. set_cpu_cap(c, X86_FEATURE_VNMI);
  275. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
  276. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  277. vmx_msr_low, vmx_msr_high);
  278. msr_ctl2 = vmx_msr_high | vmx_msr_low;
  279. if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
  280. (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
  281. set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  282. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
  283. set_cpu_cap(c, X86_FEATURE_EPT);
  284. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
  285. set_cpu_cap(c, X86_FEATURE_VPID);
  286. }
  287. }
  288. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  289. {
  290. unsigned int l2 = 0;
  291. early_init_intel(c);
  292. intel_workarounds(c);
  293. /*
  294. * Detect the extended topology information if available. This
  295. * will reinitialise the initial_apicid which will be used
  296. * in init_intel_cacheinfo()
  297. */
  298. detect_extended_topology(c);
  299. l2 = init_intel_cacheinfo(c);
  300. if (c->cpuid_level > 9) {
  301. unsigned eax = cpuid_eax(10);
  302. /* Check for version and the number of counters */
  303. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  304. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  305. }
  306. if (c->cpuid_level > 6) {
  307. unsigned ecx = cpuid_ecx(6);
  308. if (ecx & 0x01)
  309. set_cpu_cap(c, X86_FEATURE_APERFMPERF);
  310. }
  311. if (cpu_has_xmm2)
  312. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  313. if (cpu_has_ds) {
  314. unsigned int l1;
  315. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  316. if (!(l1 & (1<<11)))
  317. set_cpu_cap(c, X86_FEATURE_BTS);
  318. if (!(l1 & (1<<12)))
  319. set_cpu_cap(c, X86_FEATURE_PEBS);
  320. ds_init_intel(c);
  321. }
  322. if (c->x86 == 6 && c->x86_model == 29 && cpu_has_clflush)
  323. set_cpu_cap(c, X86_FEATURE_CLFLUSH_MONITOR);
  324. #ifdef CONFIG_X86_64
  325. if (c->x86 == 15)
  326. c->x86_cache_alignment = c->x86_clflush_size * 2;
  327. if (c->x86 == 6)
  328. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  329. #else
  330. /*
  331. * Names for the Pentium II/Celeron processors
  332. * detectable only by also checking the cache size.
  333. * Dixon is NOT a Celeron.
  334. */
  335. if (c->x86 == 6) {
  336. char *p = NULL;
  337. switch (c->x86_model) {
  338. case 5:
  339. if (c->x86_mask == 0) {
  340. if (l2 == 0)
  341. p = "Celeron (Covington)";
  342. else if (l2 == 256)
  343. p = "Mobile Pentium II (Dixon)";
  344. }
  345. break;
  346. case 6:
  347. if (l2 == 128)
  348. p = "Celeron (Mendocino)";
  349. else if (c->x86_mask == 0 || c->x86_mask == 5)
  350. p = "Celeron-A";
  351. break;
  352. case 8:
  353. if (l2 == 128)
  354. p = "Celeron (Coppermine)";
  355. break;
  356. }
  357. if (p)
  358. strcpy(c->x86_model_id, p);
  359. }
  360. if (c->x86 == 15)
  361. set_cpu_cap(c, X86_FEATURE_P4);
  362. if (c->x86 == 6)
  363. set_cpu_cap(c, X86_FEATURE_P3);
  364. #endif
  365. if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
  366. /*
  367. * let's use the legacy cpuid vector 0x1 and 0x4 for topology
  368. * detection.
  369. */
  370. c->x86_max_cores = intel_num_cpu_cores(c);
  371. #ifdef CONFIG_X86_32
  372. detect_ht(c);
  373. #endif
  374. }
  375. /* Work around errata */
  376. srat_detect_node(c);
  377. if (cpu_has(c, X86_FEATURE_VMX))
  378. detect_vmx_virtcap(c);
  379. }
  380. #ifdef CONFIG_X86_32
  381. static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  382. {
  383. /*
  384. * Intel PIII Tualatin. This comes in two flavours.
  385. * One has 256kb of cache, the other 512. We have no way
  386. * to determine which, so we use a boottime override
  387. * for the 512kb model, and assume 256 otherwise.
  388. */
  389. if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
  390. size = 256;
  391. return size;
  392. }
  393. #endif
  394. static const struct cpu_dev __cpuinitconst intel_cpu_dev = {
  395. .c_vendor = "Intel",
  396. .c_ident = { "GenuineIntel" },
  397. #ifdef CONFIG_X86_32
  398. .c_models = {
  399. { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
  400. {
  401. [0] = "486 DX-25/33",
  402. [1] = "486 DX-50",
  403. [2] = "486 SX",
  404. [3] = "486 DX/2",
  405. [4] = "486 SL",
  406. [5] = "486 SX/2",
  407. [7] = "486 DX/2-WB",
  408. [8] = "486 DX/4",
  409. [9] = "486 DX/4-WB"
  410. }
  411. },
  412. { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
  413. {
  414. [0] = "Pentium 60/66 A-step",
  415. [1] = "Pentium 60/66",
  416. [2] = "Pentium 75 - 200",
  417. [3] = "OverDrive PODP5V83",
  418. [4] = "Pentium MMX",
  419. [7] = "Mobile Pentium 75 - 200",
  420. [8] = "Mobile Pentium MMX"
  421. }
  422. },
  423. { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
  424. {
  425. [0] = "Pentium Pro A-step",
  426. [1] = "Pentium Pro",
  427. [3] = "Pentium II (Klamath)",
  428. [4] = "Pentium II (Deschutes)",
  429. [5] = "Pentium II (Deschutes)",
  430. [6] = "Mobile Pentium II",
  431. [7] = "Pentium III (Katmai)",
  432. [8] = "Pentium III (Coppermine)",
  433. [10] = "Pentium III (Cascades)",
  434. [11] = "Pentium III (Tualatin)",
  435. }
  436. },
  437. { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
  438. {
  439. [0] = "Pentium 4 (Unknown)",
  440. [1] = "Pentium 4 (Willamette)",
  441. [2] = "Pentium 4 (Northwood)",
  442. [4] = "Pentium 4 (Foster)",
  443. [5] = "Pentium 4 (Foster)",
  444. }
  445. },
  446. },
  447. .c_size_cache = intel_size_cache,
  448. #endif
  449. .c_early_init = early_init_intel,
  450. .c_init = init_intel,
  451. .c_x86_vendor = X86_VENDOR_INTEL,
  452. };
  453. cpu_dev_register(intel_cpu_dev);