io_apic.c 102 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #ifdef CONFIG_ACPI
  39. #include <acpi/acpi_bus.h>
  40. #endif
  41. #include <linux/bootmem.h>
  42. #include <linux/dmar.h>
  43. #include <linux/hpet.h>
  44. #include <asm/idle.h>
  45. #include <asm/io.h>
  46. #include <asm/smp.h>
  47. #include <asm/cpu.h>
  48. #include <asm/desc.h>
  49. #include <asm/proto.h>
  50. #include <asm/acpi.h>
  51. #include <asm/dma.h>
  52. #include <asm/timer.h>
  53. #include <asm/i8259.h>
  54. #include <asm/nmi.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/hw_irq.h>
  61. #include <asm/apic.h>
  62. #define __apicdebuginit(type) static type __init
  63. #define for_each_irq_pin(entry, head) \
  64. for (entry = head; entry; entry = entry->next)
  65. /*
  66. * Is the SiS APIC rmw bug present ?
  67. * -1 = don't know, 0 = no, 1 = yes
  68. */
  69. int sis_apic_bug = -1;
  70. static DEFINE_SPINLOCK(ioapic_lock);
  71. static DEFINE_SPINLOCK(vector_lock);
  72. /*
  73. * # of IRQ routing registers
  74. */
  75. int nr_ioapic_registers[MAX_IO_APICS];
  76. /* I/O APIC entries */
  77. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  78. int nr_ioapics;
  79. /* IO APIC gsi routing info */
  80. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  81. /* MP IRQ source entries */
  82. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  83. /* # of MP IRQ source entries */
  84. int mp_irq_entries;
  85. /* Number of legacy interrupts */
  86. static int nr_legacy_irqs __read_mostly = NR_IRQS_LEGACY;
  87. /* GSI interrupts */
  88. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  89. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  90. int mp_bus_id_to_type[MAX_MP_BUSSES];
  91. #endif
  92. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  93. int skip_ioapic_setup;
  94. void arch_disable_smp_support(void)
  95. {
  96. #ifdef CONFIG_PCI
  97. noioapicquirk = 1;
  98. noioapicreroute = -1;
  99. #endif
  100. skip_ioapic_setup = 1;
  101. }
  102. static int __init parse_noapic(char *str)
  103. {
  104. /* disable IO-APIC */
  105. arch_disable_smp_support();
  106. return 0;
  107. }
  108. early_param("noapic", parse_noapic);
  109. struct irq_pin_list {
  110. int apic, pin;
  111. struct irq_pin_list *next;
  112. };
  113. static struct irq_pin_list *get_one_free_irq_2_pin(int node)
  114. {
  115. struct irq_pin_list *pin;
  116. pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
  117. return pin;
  118. }
  119. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  120. #ifdef CONFIG_SPARSE_IRQ
  121. static struct irq_cfg irq_cfgx[] = {
  122. #else
  123. static struct irq_cfg irq_cfgx[NR_IRQS] = {
  124. #endif
  125. [0] = { .vector = IRQ0_VECTOR, },
  126. [1] = { .vector = IRQ1_VECTOR, },
  127. [2] = { .vector = IRQ2_VECTOR, },
  128. [3] = { .vector = IRQ3_VECTOR, },
  129. [4] = { .vector = IRQ4_VECTOR, },
  130. [5] = { .vector = IRQ5_VECTOR, },
  131. [6] = { .vector = IRQ6_VECTOR, },
  132. [7] = { .vector = IRQ7_VECTOR, },
  133. [8] = { .vector = IRQ8_VECTOR, },
  134. [9] = { .vector = IRQ9_VECTOR, },
  135. [10] = { .vector = IRQ10_VECTOR, },
  136. [11] = { .vector = IRQ11_VECTOR, },
  137. [12] = { .vector = IRQ12_VECTOR, },
  138. [13] = { .vector = IRQ13_VECTOR, },
  139. [14] = { .vector = IRQ14_VECTOR, },
  140. [15] = { .vector = IRQ15_VECTOR, },
  141. };
  142. void __init io_apic_disable_legacy(void)
  143. {
  144. nr_legacy_irqs = 0;
  145. nr_irqs_gsi = 0;
  146. }
  147. int __init arch_early_irq_init(void)
  148. {
  149. struct irq_cfg *cfg;
  150. struct irq_desc *desc;
  151. int count;
  152. int node;
  153. int i;
  154. cfg = irq_cfgx;
  155. count = ARRAY_SIZE(irq_cfgx);
  156. node= cpu_to_node(boot_cpu_id);
  157. for (i = 0; i < count; i++) {
  158. desc = irq_to_desc(i);
  159. desc->chip_data = &cfg[i];
  160. zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
  161. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
  162. if (i < nr_legacy_irqs)
  163. cpumask_setall(cfg[i].domain);
  164. }
  165. return 0;
  166. }
  167. #ifdef CONFIG_SPARSE_IRQ
  168. struct irq_cfg *irq_cfg(unsigned int irq)
  169. {
  170. struct irq_cfg *cfg = NULL;
  171. struct irq_desc *desc;
  172. desc = irq_to_desc(irq);
  173. if (desc)
  174. cfg = desc->chip_data;
  175. return cfg;
  176. }
  177. static struct irq_cfg *get_one_free_irq_cfg(int node)
  178. {
  179. struct irq_cfg *cfg;
  180. cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
  181. if (cfg) {
  182. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
  183. kfree(cfg);
  184. cfg = NULL;
  185. } else if (!zalloc_cpumask_var_node(&cfg->old_domain,
  186. GFP_ATOMIC, node)) {
  187. free_cpumask_var(cfg->domain);
  188. kfree(cfg);
  189. cfg = NULL;
  190. }
  191. }
  192. return cfg;
  193. }
  194. int arch_init_chip_data(struct irq_desc *desc, int node)
  195. {
  196. struct irq_cfg *cfg;
  197. cfg = desc->chip_data;
  198. if (!cfg) {
  199. desc->chip_data = get_one_free_irq_cfg(node);
  200. if (!desc->chip_data) {
  201. printk(KERN_ERR "can not alloc irq_cfg\n");
  202. BUG_ON(1);
  203. }
  204. }
  205. return 0;
  206. }
  207. /* for move_irq_desc */
  208. static void
  209. init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
  210. {
  211. struct irq_pin_list *old_entry, *head, *tail, *entry;
  212. cfg->irq_2_pin = NULL;
  213. old_entry = old_cfg->irq_2_pin;
  214. if (!old_entry)
  215. return;
  216. entry = get_one_free_irq_2_pin(node);
  217. if (!entry)
  218. return;
  219. entry->apic = old_entry->apic;
  220. entry->pin = old_entry->pin;
  221. head = entry;
  222. tail = entry;
  223. old_entry = old_entry->next;
  224. while (old_entry) {
  225. entry = get_one_free_irq_2_pin(node);
  226. if (!entry) {
  227. entry = head;
  228. while (entry) {
  229. head = entry->next;
  230. kfree(entry);
  231. entry = head;
  232. }
  233. /* still use the old one */
  234. return;
  235. }
  236. entry->apic = old_entry->apic;
  237. entry->pin = old_entry->pin;
  238. tail->next = entry;
  239. tail = entry;
  240. old_entry = old_entry->next;
  241. }
  242. tail->next = NULL;
  243. cfg->irq_2_pin = head;
  244. }
  245. static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
  246. {
  247. struct irq_pin_list *entry, *next;
  248. if (old_cfg->irq_2_pin == cfg->irq_2_pin)
  249. return;
  250. entry = old_cfg->irq_2_pin;
  251. while (entry) {
  252. next = entry->next;
  253. kfree(entry);
  254. entry = next;
  255. }
  256. old_cfg->irq_2_pin = NULL;
  257. }
  258. void arch_init_copy_chip_data(struct irq_desc *old_desc,
  259. struct irq_desc *desc, int node)
  260. {
  261. struct irq_cfg *cfg;
  262. struct irq_cfg *old_cfg;
  263. cfg = get_one_free_irq_cfg(node);
  264. if (!cfg)
  265. return;
  266. desc->chip_data = cfg;
  267. old_cfg = old_desc->chip_data;
  268. memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
  269. init_copy_irq_2_pin(old_cfg, cfg, node);
  270. }
  271. static void free_irq_cfg(struct irq_cfg *old_cfg)
  272. {
  273. kfree(old_cfg);
  274. }
  275. void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
  276. {
  277. struct irq_cfg *old_cfg, *cfg;
  278. old_cfg = old_desc->chip_data;
  279. cfg = desc->chip_data;
  280. if (old_cfg == cfg)
  281. return;
  282. if (old_cfg) {
  283. free_irq_2_pin(old_cfg, cfg);
  284. free_irq_cfg(old_cfg);
  285. old_desc->chip_data = NULL;
  286. }
  287. }
  288. /* end for move_irq_desc */
  289. #else
  290. struct irq_cfg *irq_cfg(unsigned int irq)
  291. {
  292. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  293. }
  294. #endif
  295. struct io_apic {
  296. unsigned int index;
  297. unsigned int unused[3];
  298. unsigned int data;
  299. unsigned int unused2[11];
  300. unsigned int eoi;
  301. };
  302. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  303. {
  304. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  305. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  306. }
  307. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  308. {
  309. struct io_apic __iomem *io_apic = io_apic_base(apic);
  310. writel(vector, &io_apic->eoi);
  311. }
  312. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  313. {
  314. struct io_apic __iomem *io_apic = io_apic_base(apic);
  315. writel(reg, &io_apic->index);
  316. return readl(&io_apic->data);
  317. }
  318. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  319. {
  320. struct io_apic __iomem *io_apic = io_apic_base(apic);
  321. writel(reg, &io_apic->index);
  322. writel(value, &io_apic->data);
  323. }
  324. /*
  325. * Re-write a value: to be used for read-modify-write
  326. * cycles where the read already set up the index register.
  327. *
  328. * Older SiS APIC requires we rewrite the index register
  329. */
  330. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  331. {
  332. struct io_apic __iomem *io_apic = io_apic_base(apic);
  333. if (sis_apic_bug)
  334. writel(reg, &io_apic->index);
  335. writel(value, &io_apic->data);
  336. }
  337. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  338. {
  339. struct irq_pin_list *entry;
  340. unsigned long flags;
  341. spin_lock_irqsave(&ioapic_lock, flags);
  342. for_each_irq_pin(entry, cfg->irq_2_pin) {
  343. unsigned int reg;
  344. int pin;
  345. pin = entry->pin;
  346. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  347. /* Is the remote IRR bit set? */
  348. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  349. spin_unlock_irqrestore(&ioapic_lock, flags);
  350. return true;
  351. }
  352. }
  353. spin_unlock_irqrestore(&ioapic_lock, flags);
  354. return false;
  355. }
  356. union entry_union {
  357. struct { u32 w1, w2; };
  358. struct IO_APIC_route_entry entry;
  359. };
  360. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  361. {
  362. union entry_union eu;
  363. unsigned long flags;
  364. spin_lock_irqsave(&ioapic_lock, flags);
  365. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  366. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  367. spin_unlock_irqrestore(&ioapic_lock, flags);
  368. return eu.entry;
  369. }
  370. /*
  371. * When we write a new IO APIC routing entry, we need to write the high
  372. * word first! If the mask bit in the low word is clear, we will enable
  373. * the interrupt, and we need to make sure the entry is fully populated
  374. * before that happens.
  375. */
  376. static void
  377. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  378. {
  379. union entry_union eu = {{0, 0}};
  380. eu.entry = e;
  381. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  382. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  383. }
  384. void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  385. {
  386. unsigned long flags;
  387. spin_lock_irqsave(&ioapic_lock, flags);
  388. __ioapic_write_entry(apic, pin, e);
  389. spin_unlock_irqrestore(&ioapic_lock, flags);
  390. }
  391. /*
  392. * When we mask an IO APIC routing entry, we need to write the low
  393. * word first, in order to set the mask bit before we change the
  394. * high bits!
  395. */
  396. static void ioapic_mask_entry(int apic, int pin)
  397. {
  398. unsigned long flags;
  399. union entry_union eu = { .entry.mask = 1 };
  400. spin_lock_irqsave(&ioapic_lock, flags);
  401. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  402. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  403. spin_unlock_irqrestore(&ioapic_lock, flags);
  404. }
  405. /*
  406. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  407. * shared ISA-space IRQs, so we have to support them. We are super
  408. * fast in the common case, and fast for shared ISA-space IRQs.
  409. */
  410. static int
  411. add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
  412. {
  413. struct irq_pin_list **last, *entry;
  414. /* don't allow duplicates */
  415. last = &cfg->irq_2_pin;
  416. for_each_irq_pin(entry, cfg->irq_2_pin) {
  417. if (entry->apic == apic && entry->pin == pin)
  418. return 0;
  419. last = &entry->next;
  420. }
  421. entry = get_one_free_irq_2_pin(node);
  422. if (!entry) {
  423. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  424. node, apic, pin);
  425. return -ENOMEM;
  426. }
  427. entry->apic = apic;
  428. entry->pin = pin;
  429. *last = entry;
  430. return 0;
  431. }
  432. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  433. {
  434. if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
  435. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  436. }
  437. /*
  438. * Reroute an IRQ to a different pin.
  439. */
  440. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  441. int oldapic, int oldpin,
  442. int newapic, int newpin)
  443. {
  444. struct irq_pin_list *entry;
  445. for_each_irq_pin(entry, cfg->irq_2_pin) {
  446. if (entry->apic == oldapic && entry->pin == oldpin) {
  447. entry->apic = newapic;
  448. entry->pin = newpin;
  449. /* every one is different, right? */
  450. return;
  451. }
  452. }
  453. /* old apic/pin didn't exist, so just add new ones */
  454. add_pin_to_irq_node(cfg, node, newapic, newpin);
  455. }
  456. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  457. int mask_and, int mask_or,
  458. void (*final)(struct irq_pin_list *entry))
  459. {
  460. unsigned int reg, pin;
  461. pin = entry->pin;
  462. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  463. reg &= mask_and;
  464. reg |= mask_or;
  465. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  466. if (final)
  467. final(entry);
  468. }
  469. static void io_apic_modify_irq(struct irq_cfg *cfg,
  470. int mask_and, int mask_or,
  471. void (*final)(struct irq_pin_list *entry))
  472. {
  473. struct irq_pin_list *entry;
  474. for_each_irq_pin(entry, cfg->irq_2_pin)
  475. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  476. }
  477. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  478. {
  479. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  480. IO_APIC_REDIR_MASKED, NULL);
  481. }
  482. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  483. {
  484. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  485. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  486. }
  487. static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
  488. {
  489. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  490. }
  491. static void io_apic_sync(struct irq_pin_list *entry)
  492. {
  493. /*
  494. * Synchronize the IO-APIC and the CPU by doing
  495. * a dummy read from the IO-APIC
  496. */
  497. struct io_apic __iomem *io_apic;
  498. io_apic = io_apic_base(entry->apic);
  499. readl(&io_apic->data);
  500. }
  501. static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
  502. {
  503. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  504. }
  505. static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
  506. {
  507. struct irq_cfg *cfg = desc->chip_data;
  508. unsigned long flags;
  509. BUG_ON(!cfg);
  510. spin_lock_irqsave(&ioapic_lock, flags);
  511. __mask_IO_APIC_irq(cfg);
  512. spin_unlock_irqrestore(&ioapic_lock, flags);
  513. }
  514. static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
  515. {
  516. struct irq_cfg *cfg = desc->chip_data;
  517. unsigned long flags;
  518. spin_lock_irqsave(&ioapic_lock, flags);
  519. __unmask_IO_APIC_irq(cfg);
  520. spin_unlock_irqrestore(&ioapic_lock, flags);
  521. }
  522. static void mask_IO_APIC_irq(unsigned int irq)
  523. {
  524. struct irq_desc *desc = irq_to_desc(irq);
  525. mask_IO_APIC_irq_desc(desc);
  526. }
  527. static void unmask_IO_APIC_irq(unsigned int irq)
  528. {
  529. struct irq_desc *desc = irq_to_desc(irq);
  530. unmask_IO_APIC_irq_desc(desc);
  531. }
  532. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  533. {
  534. struct IO_APIC_route_entry entry;
  535. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  536. entry = ioapic_read_entry(apic, pin);
  537. if (entry.delivery_mode == dest_SMI)
  538. return;
  539. /*
  540. * Disable it in the IO-APIC irq-routing table:
  541. */
  542. ioapic_mask_entry(apic, pin);
  543. }
  544. static void clear_IO_APIC (void)
  545. {
  546. int apic, pin;
  547. for (apic = 0; apic < nr_ioapics; apic++)
  548. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  549. clear_IO_APIC_pin(apic, pin);
  550. }
  551. #ifdef CONFIG_X86_32
  552. /*
  553. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  554. * specific CPU-side IRQs.
  555. */
  556. #define MAX_PIRQS 8
  557. static int pirq_entries[MAX_PIRQS] = {
  558. [0 ... MAX_PIRQS - 1] = -1
  559. };
  560. static int __init ioapic_pirq_setup(char *str)
  561. {
  562. int i, max;
  563. int ints[MAX_PIRQS+1];
  564. get_options(str, ARRAY_SIZE(ints), ints);
  565. apic_printk(APIC_VERBOSE, KERN_INFO
  566. "PIRQ redirection, working around broken MP-BIOS.\n");
  567. max = MAX_PIRQS;
  568. if (ints[0] < MAX_PIRQS)
  569. max = ints[0];
  570. for (i = 0; i < max; i++) {
  571. apic_printk(APIC_VERBOSE, KERN_DEBUG
  572. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  573. /*
  574. * PIRQs are mapped upside down, usually.
  575. */
  576. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  577. }
  578. return 1;
  579. }
  580. __setup("pirq=", ioapic_pirq_setup);
  581. #endif /* CONFIG_X86_32 */
  582. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  583. {
  584. int apic;
  585. struct IO_APIC_route_entry **ioapic_entries;
  586. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  587. GFP_ATOMIC);
  588. if (!ioapic_entries)
  589. return 0;
  590. for (apic = 0; apic < nr_ioapics; apic++) {
  591. ioapic_entries[apic] =
  592. kzalloc(sizeof(struct IO_APIC_route_entry) *
  593. nr_ioapic_registers[apic], GFP_ATOMIC);
  594. if (!ioapic_entries[apic])
  595. goto nomem;
  596. }
  597. return ioapic_entries;
  598. nomem:
  599. while (--apic >= 0)
  600. kfree(ioapic_entries[apic]);
  601. kfree(ioapic_entries);
  602. return 0;
  603. }
  604. /*
  605. * Saves all the IO-APIC RTE's
  606. */
  607. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  608. {
  609. int apic, pin;
  610. if (!ioapic_entries)
  611. return -ENOMEM;
  612. for (apic = 0; apic < nr_ioapics; apic++) {
  613. if (!ioapic_entries[apic])
  614. return -ENOMEM;
  615. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  616. ioapic_entries[apic][pin] =
  617. ioapic_read_entry(apic, pin);
  618. }
  619. return 0;
  620. }
  621. /*
  622. * Mask all IO APIC entries.
  623. */
  624. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  625. {
  626. int apic, pin;
  627. if (!ioapic_entries)
  628. return;
  629. for (apic = 0; apic < nr_ioapics; apic++) {
  630. if (!ioapic_entries[apic])
  631. break;
  632. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  633. struct IO_APIC_route_entry entry;
  634. entry = ioapic_entries[apic][pin];
  635. if (!entry.mask) {
  636. entry.mask = 1;
  637. ioapic_write_entry(apic, pin, entry);
  638. }
  639. }
  640. }
  641. }
  642. /*
  643. * Restore IO APIC entries which was saved in ioapic_entries.
  644. */
  645. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  646. {
  647. int apic, pin;
  648. if (!ioapic_entries)
  649. return -ENOMEM;
  650. for (apic = 0; apic < nr_ioapics; apic++) {
  651. if (!ioapic_entries[apic])
  652. return -ENOMEM;
  653. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  654. ioapic_write_entry(apic, pin,
  655. ioapic_entries[apic][pin]);
  656. }
  657. return 0;
  658. }
  659. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  660. {
  661. int apic;
  662. for (apic = 0; apic < nr_ioapics; apic++)
  663. kfree(ioapic_entries[apic]);
  664. kfree(ioapic_entries);
  665. }
  666. /*
  667. * Find the IRQ entry number of a certain pin.
  668. */
  669. static int find_irq_entry(int apic, int pin, int type)
  670. {
  671. int i;
  672. for (i = 0; i < mp_irq_entries; i++)
  673. if (mp_irqs[i].irqtype == type &&
  674. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  675. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  676. mp_irqs[i].dstirq == pin)
  677. return i;
  678. return -1;
  679. }
  680. /*
  681. * Find the pin to which IRQ[irq] (ISA) is connected
  682. */
  683. static int __init find_isa_irq_pin(int irq, int type)
  684. {
  685. int i;
  686. for (i = 0; i < mp_irq_entries; i++) {
  687. int lbus = mp_irqs[i].srcbus;
  688. if (test_bit(lbus, mp_bus_not_pci) &&
  689. (mp_irqs[i].irqtype == type) &&
  690. (mp_irqs[i].srcbusirq == irq))
  691. return mp_irqs[i].dstirq;
  692. }
  693. return -1;
  694. }
  695. static int __init find_isa_irq_apic(int irq, int type)
  696. {
  697. int i;
  698. for (i = 0; i < mp_irq_entries; i++) {
  699. int lbus = mp_irqs[i].srcbus;
  700. if (test_bit(lbus, mp_bus_not_pci) &&
  701. (mp_irqs[i].irqtype == type) &&
  702. (mp_irqs[i].srcbusirq == irq))
  703. break;
  704. }
  705. if (i < mp_irq_entries) {
  706. int apic;
  707. for(apic = 0; apic < nr_ioapics; apic++) {
  708. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  709. return apic;
  710. }
  711. }
  712. return -1;
  713. }
  714. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  715. /*
  716. * EISA Edge/Level control register, ELCR
  717. */
  718. static int EISA_ELCR(unsigned int irq)
  719. {
  720. if (irq < nr_legacy_irqs) {
  721. unsigned int port = 0x4d0 + (irq >> 3);
  722. return (inb(port) >> (irq & 7)) & 1;
  723. }
  724. apic_printk(APIC_VERBOSE, KERN_INFO
  725. "Broken MPtable reports ISA irq %d\n", irq);
  726. return 0;
  727. }
  728. #endif
  729. /* ISA interrupts are always polarity zero edge triggered,
  730. * when listed as conforming in the MP table. */
  731. #define default_ISA_trigger(idx) (0)
  732. #define default_ISA_polarity(idx) (0)
  733. /* EISA interrupts are always polarity zero and can be edge or level
  734. * trigger depending on the ELCR value. If an interrupt is listed as
  735. * EISA conforming in the MP table, that means its trigger type must
  736. * be read in from the ELCR */
  737. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  738. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  739. /* PCI interrupts are always polarity one level triggered,
  740. * when listed as conforming in the MP table. */
  741. #define default_PCI_trigger(idx) (1)
  742. #define default_PCI_polarity(idx) (1)
  743. /* MCA interrupts are always polarity zero level triggered,
  744. * when listed as conforming in the MP table. */
  745. #define default_MCA_trigger(idx) (1)
  746. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  747. static int MPBIOS_polarity(int idx)
  748. {
  749. int bus = mp_irqs[idx].srcbus;
  750. int polarity;
  751. /*
  752. * Determine IRQ line polarity (high active or low active):
  753. */
  754. switch (mp_irqs[idx].irqflag & 3)
  755. {
  756. case 0: /* conforms, ie. bus-type dependent polarity */
  757. if (test_bit(bus, mp_bus_not_pci))
  758. polarity = default_ISA_polarity(idx);
  759. else
  760. polarity = default_PCI_polarity(idx);
  761. break;
  762. case 1: /* high active */
  763. {
  764. polarity = 0;
  765. break;
  766. }
  767. case 2: /* reserved */
  768. {
  769. printk(KERN_WARNING "broken BIOS!!\n");
  770. polarity = 1;
  771. break;
  772. }
  773. case 3: /* low active */
  774. {
  775. polarity = 1;
  776. break;
  777. }
  778. default: /* invalid */
  779. {
  780. printk(KERN_WARNING "broken BIOS!!\n");
  781. polarity = 1;
  782. break;
  783. }
  784. }
  785. return polarity;
  786. }
  787. static int MPBIOS_trigger(int idx)
  788. {
  789. int bus = mp_irqs[idx].srcbus;
  790. int trigger;
  791. /*
  792. * Determine IRQ trigger mode (edge or level sensitive):
  793. */
  794. switch ((mp_irqs[idx].irqflag>>2) & 3)
  795. {
  796. case 0: /* conforms, ie. bus-type dependent */
  797. if (test_bit(bus, mp_bus_not_pci))
  798. trigger = default_ISA_trigger(idx);
  799. else
  800. trigger = default_PCI_trigger(idx);
  801. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  802. switch (mp_bus_id_to_type[bus]) {
  803. case MP_BUS_ISA: /* ISA pin */
  804. {
  805. /* set before the switch */
  806. break;
  807. }
  808. case MP_BUS_EISA: /* EISA pin */
  809. {
  810. trigger = default_EISA_trigger(idx);
  811. break;
  812. }
  813. case MP_BUS_PCI: /* PCI pin */
  814. {
  815. /* set before the switch */
  816. break;
  817. }
  818. case MP_BUS_MCA: /* MCA pin */
  819. {
  820. trigger = default_MCA_trigger(idx);
  821. break;
  822. }
  823. default:
  824. {
  825. printk(KERN_WARNING "broken BIOS!!\n");
  826. trigger = 1;
  827. break;
  828. }
  829. }
  830. #endif
  831. break;
  832. case 1: /* edge */
  833. {
  834. trigger = 0;
  835. break;
  836. }
  837. case 2: /* reserved */
  838. {
  839. printk(KERN_WARNING "broken BIOS!!\n");
  840. trigger = 1;
  841. break;
  842. }
  843. case 3: /* level */
  844. {
  845. trigger = 1;
  846. break;
  847. }
  848. default: /* invalid */
  849. {
  850. printk(KERN_WARNING "broken BIOS!!\n");
  851. trigger = 0;
  852. break;
  853. }
  854. }
  855. return trigger;
  856. }
  857. static inline int irq_polarity(int idx)
  858. {
  859. return MPBIOS_polarity(idx);
  860. }
  861. static inline int irq_trigger(int idx)
  862. {
  863. return MPBIOS_trigger(idx);
  864. }
  865. int (*ioapic_renumber_irq)(int ioapic, int irq);
  866. static int pin_2_irq(int idx, int apic, int pin)
  867. {
  868. int irq, i;
  869. int bus = mp_irqs[idx].srcbus;
  870. /*
  871. * Debugging check, we are in big trouble if this message pops up!
  872. */
  873. if (mp_irqs[idx].dstirq != pin)
  874. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  875. if (test_bit(bus, mp_bus_not_pci)) {
  876. irq = mp_irqs[idx].srcbusirq;
  877. } else {
  878. /*
  879. * PCI IRQs are mapped in order
  880. */
  881. i = irq = 0;
  882. while (i < apic)
  883. irq += nr_ioapic_registers[i++];
  884. irq += pin;
  885. /*
  886. * For MPS mode, so far only needed by ES7000 platform
  887. */
  888. if (ioapic_renumber_irq)
  889. irq = ioapic_renumber_irq(apic, irq);
  890. }
  891. #ifdef CONFIG_X86_32
  892. /*
  893. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  894. */
  895. if ((pin >= 16) && (pin <= 23)) {
  896. if (pirq_entries[pin-16] != -1) {
  897. if (!pirq_entries[pin-16]) {
  898. apic_printk(APIC_VERBOSE, KERN_DEBUG
  899. "disabling PIRQ%d\n", pin-16);
  900. } else {
  901. irq = pirq_entries[pin-16];
  902. apic_printk(APIC_VERBOSE, KERN_DEBUG
  903. "using PIRQ%d -> IRQ %d\n",
  904. pin-16, irq);
  905. }
  906. }
  907. }
  908. #endif
  909. return irq;
  910. }
  911. /*
  912. * Find a specific PCI IRQ entry.
  913. * Not an __init, possibly needed by modules
  914. */
  915. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  916. struct io_apic_irq_attr *irq_attr)
  917. {
  918. int apic, i, best_guess = -1;
  919. apic_printk(APIC_DEBUG,
  920. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  921. bus, slot, pin);
  922. if (test_bit(bus, mp_bus_not_pci)) {
  923. apic_printk(APIC_VERBOSE,
  924. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  925. return -1;
  926. }
  927. for (i = 0; i < mp_irq_entries; i++) {
  928. int lbus = mp_irqs[i].srcbus;
  929. for (apic = 0; apic < nr_ioapics; apic++)
  930. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  931. mp_irqs[i].dstapic == MP_APIC_ALL)
  932. break;
  933. if (!test_bit(lbus, mp_bus_not_pci) &&
  934. !mp_irqs[i].irqtype &&
  935. (bus == lbus) &&
  936. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  937. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  938. if (!(apic || IO_APIC_IRQ(irq)))
  939. continue;
  940. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  941. set_io_apic_irq_attr(irq_attr, apic,
  942. mp_irqs[i].dstirq,
  943. irq_trigger(i),
  944. irq_polarity(i));
  945. return irq;
  946. }
  947. /*
  948. * Use the first all-but-pin matching entry as a
  949. * best-guess fuzzy result for broken mptables.
  950. */
  951. if (best_guess < 0) {
  952. set_io_apic_irq_attr(irq_attr, apic,
  953. mp_irqs[i].dstirq,
  954. irq_trigger(i),
  955. irq_polarity(i));
  956. best_guess = irq;
  957. }
  958. }
  959. }
  960. return best_guess;
  961. }
  962. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  963. void lock_vector_lock(void)
  964. {
  965. /* Used to the online set of cpus does not change
  966. * during assign_irq_vector.
  967. */
  968. spin_lock(&vector_lock);
  969. }
  970. void unlock_vector_lock(void)
  971. {
  972. spin_unlock(&vector_lock);
  973. }
  974. static int
  975. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  976. {
  977. /*
  978. * NOTE! The local APIC isn't very good at handling
  979. * multiple interrupts at the same interrupt level.
  980. * As the interrupt level is determined by taking the
  981. * vector number and shifting that right by 4, we
  982. * want to spread these out a bit so that they don't
  983. * all fall in the same interrupt level.
  984. *
  985. * Also, we've got to be careful not to trash gate
  986. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  987. */
  988. static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
  989. unsigned int old_vector;
  990. int cpu, err;
  991. cpumask_var_t tmp_mask;
  992. if (cfg->move_in_progress)
  993. return -EBUSY;
  994. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  995. return -ENOMEM;
  996. old_vector = cfg->vector;
  997. if (old_vector) {
  998. cpumask_and(tmp_mask, mask, cpu_online_mask);
  999. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  1000. if (!cpumask_empty(tmp_mask)) {
  1001. free_cpumask_var(tmp_mask);
  1002. return 0;
  1003. }
  1004. }
  1005. /* Only try and allocate irqs on cpus that are present */
  1006. err = -ENOSPC;
  1007. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  1008. int new_cpu;
  1009. int vector, offset;
  1010. apic->vector_allocation_domain(cpu, tmp_mask);
  1011. vector = current_vector;
  1012. offset = current_offset;
  1013. next:
  1014. vector += 8;
  1015. if (vector >= first_system_vector) {
  1016. /* If out of vectors on large boxen, must share them. */
  1017. offset = (offset + 1) % 8;
  1018. vector = FIRST_DEVICE_VECTOR + offset;
  1019. }
  1020. if (unlikely(current_vector == vector))
  1021. continue;
  1022. if (test_bit(vector, used_vectors))
  1023. goto next;
  1024. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1025. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  1026. goto next;
  1027. /* Found one! */
  1028. current_vector = vector;
  1029. current_offset = offset;
  1030. if (old_vector) {
  1031. cfg->move_in_progress = 1;
  1032. cpumask_copy(cfg->old_domain, cfg->domain);
  1033. }
  1034. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1035. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1036. cfg->vector = vector;
  1037. cpumask_copy(cfg->domain, tmp_mask);
  1038. err = 0;
  1039. break;
  1040. }
  1041. free_cpumask_var(tmp_mask);
  1042. return err;
  1043. }
  1044. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1045. {
  1046. int err;
  1047. unsigned long flags;
  1048. spin_lock_irqsave(&vector_lock, flags);
  1049. err = __assign_irq_vector(irq, cfg, mask);
  1050. spin_unlock_irqrestore(&vector_lock, flags);
  1051. return err;
  1052. }
  1053. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1054. {
  1055. int cpu, vector;
  1056. BUG_ON(!cfg->vector);
  1057. vector = cfg->vector;
  1058. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1059. per_cpu(vector_irq, cpu)[vector] = -1;
  1060. cfg->vector = 0;
  1061. cpumask_clear(cfg->domain);
  1062. if (likely(!cfg->move_in_progress))
  1063. return;
  1064. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1065. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1066. vector++) {
  1067. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1068. continue;
  1069. per_cpu(vector_irq, cpu)[vector] = -1;
  1070. break;
  1071. }
  1072. }
  1073. cfg->move_in_progress = 0;
  1074. }
  1075. void __setup_vector_irq(int cpu)
  1076. {
  1077. /* Initialize vector_irq on a new cpu */
  1078. /* This function must be called with vector_lock held */
  1079. int irq, vector;
  1080. struct irq_cfg *cfg;
  1081. struct irq_desc *desc;
  1082. /* Mark the inuse vectors */
  1083. for_each_irq_desc(irq, desc) {
  1084. cfg = desc->chip_data;
  1085. if (!cpumask_test_cpu(cpu, cfg->domain))
  1086. continue;
  1087. vector = cfg->vector;
  1088. per_cpu(vector_irq, cpu)[vector] = irq;
  1089. }
  1090. /* Mark the free vectors */
  1091. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1092. irq = per_cpu(vector_irq, cpu)[vector];
  1093. if (irq < 0)
  1094. continue;
  1095. cfg = irq_cfg(irq);
  1096. if (!cpumask_test_cpu(cpu, cfg->domain))
  1097. per_cpu(vector_irq, cpu)[vector] = -1;
  1098. }
  1099. }
  1100. static struct irq_chip ioapic_chip;
  1101. static struct irq_chip ir_ioapic_chip;
  1102. #define IOAPIC_AUTO -1
  1103. #define IOAPIC_EDGE 0
  1104. #define IOAPIC_LEVEL 1
  1105. #ifdef CONFIG_X86_32
  1106. static inline int IO_APIC_irq_trigger(int irq)
  1107. {
  1108. int apic, idx, pin;
  1109. for (apic = 0; apic < nr_ioapics; apic++) {
  1110. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1111. idx = find_irq_entry(apic, pin, mp_INT);
  1112. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1113. return irq_trigger(idx);
  1114. }
  1115. }
  1116. /*
  1117. * nonexistent IRQs are edge default
  1118. */
  1119. return 0;
  1120. }
  1121. #else
  1122. static inline int IO_APIC_irq_trigger(int irq)
  1123. {
  1124. return 1;
  1125. }
  1126. #endif
  1127. static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
  1128. {
  1129. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1130. trigger == IOAPIC_LEVEL)
  1131. desc->status |= IRQ_LEVEL;
  1132. else
  1133. desc->status &= ~IRQ_LEVEL;
  1134. if (irq_remapped(irq)) {
  1135. desc->status |= IRQ_MOVE_PCNTXT;
  1136. if (trigger)
  1137. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1138. handle_fasteoi_irq,
  1139. "fasteoi");
  1140. else
  1141. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1142. handle_edge_irq, "edge");
  1143. return;
  1144. }
  1145. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1146. trigger == IOAPIC_LEVEL)
  1147. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1148. handle_fasteoi_irq,
  1149. "fasteoi");
  1150. else
  1151. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1152. handle_edge_irq, "edge");
  1153. }
  1154. int setup_ioapic_entry(int apic_id, int irq,
  1155. struct IO_APIC_route_entry *entry,
  1156. unsigned int destination, int trigger,
  1157. int polarity, int vector, int pin)
  1158. {
  1159. /*
  1160. * add it to the IO-APIC irq-routing table:
  1161. */
  1162. memset(entry,0,sizeof(*entry));
  1163. if (intr_remapping_enabled) {
  1164. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1165. struct irte irte;
  1166. struct IR_IO_APIC_route_entry *ir_entry =
  1167. (struct IR_IO_APIC_route_entry *) entry;
  1168. int index;
  1169. if (!iommu)
  1170. panic("No mapping iommu for ioapic %d\n", apic_id);
  1171. index = alloc_irte(iommu, irq, 1);
  1172. if (index < 0)
  1173. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1174. memset(&irte, 0, sizeof(irte));
  1175. irte.present = 1;
  1176. irte.dst_mode = apic->irq_dest_mode;
  1177. /*
  1178. * Trigger mode in the IRTE will always be edge, and the
  1179. * actual level or edge trigger will be setup in the IO-APIC
  1180. * RTE. This will help simplify level triggered irq migration.
  1181. * For more details, see the comments above explainig IO-APIC
  1182. * irq migration in the presence of interrupt-remapping.
  1183. */
  1184. irte.trigger_mode = 0;
  1185. irte.dlvry_mode = apic->irq_delivery_mode;
  1186. irte.vector = vector;
  1187. irte.dest_id = IRTE_DEST(destination);
  1188. /* Set source-id of interrupt request */
  1189. set_ioapic_sid(&irte, apic_id);
  1190. modify_irte(irq, &irte);
  1191. ir_entry->index2 = (index >> 15) & 0x1;
  1192. ir_entry->zero = 0;
  1193. ir_entry->format = 1;
  1194. ir_entry->index = (index & 0x7fff);
  1195. /*
  1196. * IO-APIC RTE will be configured with virtual vector.
  1197. * irq handler will do the explicit EOI to the io-apic.
  1198. */
  1199. ir_entry->vector = pin;
  1200. } else {
  1201. entry->delivery_mode = apic->irq_delivery_mode;
  1202. entry->dest_mode = apic->irq_dest_mode;
  1203. entry->dest = destination;
  1204. entry->vector = vector;
  1205. }
  1206. entry->mask = 0; /* enable IRQ */
  1207. entry->trigger = trigger;
  1208. entry->polarity = polarity;
  1209. /* Mask level triggered irqs.
  1210. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1211. */
  1212. if (trigger)
  1213. entry->mask = 1;
  1214. return 0;
  1215. }
  1216. static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
  1217. int trigger, int polarity)
  1218. {
  1219. struct irq_cfg *cfg;
  1220. struct IO_APIC_route_entry entry;
  1221. unsigned int dest;
  1222. if (!IO_APIC_IRQ(irq))
  1223. return;
  1224. cfg = desc->chip_data;
  1225. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1226. return;
  1227. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1228. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1229. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1230. "IRQ %d Mode:%i Active:%i)\n",
  1231. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1232. irq, trigger, polarity);
  1233. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1234. dest, trigger, polarity, cfg->vector, pin)) {
  1235. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1236. mp_ioapics[apic_id].apicid, pin);
  1237. __clear_irq_vector(irq, cfg);
  1238. return;
  1239. }
  1240. ioapic_register_intr(irq, desc, trigger);
  1241. if (irq < nr_legacy_irqs)
  1242. disable_8259A_irq(irq);
  1243. ioapic_write_entry(apic_id, pin, entry);
  1244. }
  1245. static struct {
  1246. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1247. } mp_ioapic_routing[MAX_IO_APICS];
  1248. static void __init setup_IO_APIC_irqs(void)
  1249. {
  1250. int apic_id = 0, pin, idx, irq;
  1251. int notcon = 0;
  1252. struct irq_desc *desc;
  1253. struct irq_cfg *cfg;
  1254. int node = cpu_to_node(boot_cpu_id);
  1255. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1256. #ifdef CONFIG_ACPI
  1257. if (!acpi_disabled && acpi_ioapic) {
  1258. apic_id = mp_find_ioapic(0);
  1259. if (apic_id < 0)
  1260. apic_id = 0;
  1261. }
  1262. #endif
  1263. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1264. idx = find_irq_entry(apic_id, pin, mp_INT);
  1265. if (idx == -1) {
  1266. if (!notcon) {
  1267. notcon = 1;
  1268. apic_printk(APIC_VERBOSE,
  1269. KERN_DEBUG " %d-%d",
  1270. mp_ioapics[apic_id].apicid, pin);
  1271. } else
  1272. apic_printk(APIC_VERBOSE, " %d-%d",
  1273. mp_ioapics[apic_id].apicid, pin);
  1274. continue;
  1275. }
  1276. if (notcon) {
  1277. apic_printk(APIC_VERBOSE,
  1278. " (apicid-pin) not connected\n");
  1279. notcon = 0;
  1280. }
  1281. irq = pin_2_irq(idx, apic_id, pin);
  1282. /*
  1283. * Skip the timer IRQ if there's a quirk handler
  1284. * installed and if it returns 1:
  1285. */
  1286. if (apic->multi_timer_check &&
  1287. apic->multi_timer_check(apic_id, irq))
  1288. continue;
  1289. desc = irq_to_desc_alloc_node(irq, node);
  1290. if (!desc) {
  1291. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1292. continue;
  1293. }
  1294. cfg = desc->chip_data;
  1295. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1296. /*
  1297. * don't mark it in pin_programmed, so later acpi could
  1298. * set it correctly when irq < 16
  1299. */
  1300. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1301. irq_trigger(idx), irq_polarity(idx));
  1302. }
  1303. if (notcon)
  1304. apic_printk(APIC_VERBOSE,
  1305. " (apicid-pin) not connected\n");
  1306. }
  1307. /*
  1308. * Set up the timer pin, possibly with the 8259A-master behind.
  1309. */
  1310. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1311. int vector)
  1312. {
  1313. struct IO_APIC_route_entry entry;
  1314. if (intr_remapping_enabled)
  1315. return;
  1316. memset(&entry, 0, sizeof(entry));
  1317. /*
  1318. * We use logical delivery to get the timer IRQ
  1319. * to the first CPU.
  1320. */
  1321. entry.dest_mode = apic->irq_dest_mode;
  1322. entry.mask = 0; /* don't mask IRQ for edge */
  1323. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1324. entry.delivery_mode = apic->irq_delivery_mode;
  1325. entry.polarity = 0;
  1326. entry.trigger = 0;
  1327. entry.vector = vector;
  1328. /*
  1329. * The timer IRQ doesn't have to know that behind the
  1330. * scene we may have a 8259A-master in AEOI mode ...
  1331. */
  1332. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1333. /*
  1334. * Add it to the IO-APIC irq-routing table:
  1335. */
  1336. ioapic_write_entry(apic_id, pin, entry);
  1337. }
  1338. __apicdebuginit(void) print_IO_APIC(void)
  1339. {
  1340. int apic, i;
  1341. union IO_APIC_reg_00 reg_00;
  1342. union IO_APIC_reg_01 reg_01;
  1343. union IO_APIC_reg_02 reg_02;
  1344. union IO_APIC_reg_03 reg_03;
  1345. unsigned long flags;
  1346. struct irq_cfg *cfg;
  1347. struct irq_desc *desc;
  1348. unsigned int irq;
  1349. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1350. for (i = 0; i < nr_ioapics; i++)
  1351. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1352. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1353. /*
  1354. * We are a bit conservative about what we expect. We have to
  1355. * know about every hardware change ASAP.
  1356. */
  1357. printk(KERN_INFO "testing the IO APIC.......................\n");
  1358. for (apic = 0; apic < nr_ioapics; apic++) {
  1359. spin_lock_irqsave(&ioapic_lock, flags);
  1360. reg_00.raw = io_apic_read(apic, 0);
  1361. reg_01.raw = io_apic_read(apic, 1);
  1362. if (reg_01.bits.version >= 0x10)
  1363. reg_02.raw = io_apic_read(apic, 2);
  1364. if (reg_01.bits.version >= 0x20)
  1365. reg_03.raw = io_apic_read(apic, 3);
  1366. spin_unlock_irqrestore(&ioapic_lock, flags);
  1367. printk("\n");
  1368. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1369. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1370. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1371. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1372. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1373. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1374. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1375. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1376. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1377. /*
  1378. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1379. * but the value of reg_02 is read as the previous read register
  1380. * value, so ignore it if reg_02 == reg_01.
  1381. */
  1382. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1383. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1384. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1385. }
  1386. /*
  1387. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1388. * or reg_03, but the value of reg_0[23] is read as the previous read
  1389. * register value, so ignore it if reg_03 == reg_0[12].
  1390. */
  1391. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1392. reg_03.raw != reg_01.raw) {
  1393. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1394. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1395. }
  1396. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1397. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1398. " Stat Dmod Deli Vect: \n");
  1399. for (i = 0; i <= reg_01.bits.entries; i++) {
  1400. struct IO_APIC_route_entry entry;
  1401. entry = ioapic_read_entry(apic, i);
  1402. printk(KERN_DEBUG " %02x %03X ",
  1403. i,
  1404. entry.dest
  1405. );
  1406. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1407. entry.mask,
  1408. entry.trigger,
  1409. entry.irr,
  1410. entry.polarity,
  1411. entry.delivery_status,
  1412. entry.dest_mode,
  1413. entry.delivery_mode,
  1414. entry.vector
  1415. );
  1416. }
  1417. }
  1418. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1419. for_each_irq_desc(irq, desc) {
  1420. struct irq_pin_list *entry;
  1421. cfg = desc->chip_data;
  1422. entry = cfg->irq_2_pin;
  1423. if (!entry)
  1424. continue;
  1425. printk(KERN_DEBUG "IRQ%d ", irq);
  1426. for_each_irq_pin(entry, cfg->irq_2_pin)
  1427. printk("-> %d:%d", entry->apic, entry->pin);
  1428. printk("\n");
  1429. }
  1430. printk(KERN_INFO ".................................... done.\n");
  1431. return;
  1432. }
  1433. __apicdebuginit(void) print_APIC_field(int base)
  1434. {
  1435. int i;
  1436. printk(KERN_DEBUG);
  1437. for (i = 0; i < 8; i++)
  1438. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1439. printk(KERN_CONT "\n");
  1440. }
  1441. __apicdebuginit(void) print_local_APIC(void *dummy)
  1442. {
  1443. unsigned int i, v, ver, maxlvt;
  1444. u64 icr;
  1445. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1446. smp_processor_id(), hard_smp_processor_id());
  1447. v = apic_read(APIC_ID);
  1448. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1449. v = apic_read(APIC_LVR);
  1450. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1451. ver = GET_APIC_VERSION(v);
  1452. maxlvt = lapic_get_maxlvt();
  1453. v = apic_read(APIC_TASKPRI);
  1454. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1455. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1456. if (!APIC_XAPIC(ver)) {
  1457. v = apic_read(APIC_ARBPRI);
  1458. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1459. v & APIC_ARBPRI_MASK);
  1460. }
  1461. v = apic_read(APIC_PROCPRI);
  1462. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1463. }
  1464. /*
  1465. * Remote read supported only in the 82489DX and local APIC for
  1466. * Pentium processors.
  1467. */
  1468. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1469. v = apic_read(APIC_RRR);
  1470. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1471. }
  1472. v = apic_read(APIC_LDR);
  1473. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1474. if (!x2apic_enabled()) {
  1475. v = apic_read(APIC_DFR);
  1476. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1477. }
  1478. v = apic_read(APIC_SPIV);
  1479. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1480. printk(KERN_DEBUG "... APIC ISR field:\n");
  1481. print_APIC_field(APIC_ISR);
  1482. printk(KERN_DEBUG "... APIC TMR field:\n");
  1483. print_APIC_field(APIC_TMR);
  1484. printk(KERN_DEBUG "... APIC IRR field:\n");
  1485. print_APIC_field(APIC_IRR);
  1486. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1487. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1488. apic_write(APIC_ESR, 0);
  1489. v = apic_read(APIC_ESR);
  1490. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1491. }
  1492. icr = apic_icr_read();
  1493. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1494. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1495. v = apic_read(APIC_LVTT);
  1496. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1497. if (maxlvt > 3) { /* PC is LVT#4. */
  1498. v = apic_read(APIC_LVTPC);
  1499. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1500. }
  1501. v = apic_read(APIC_LVT0);
  1502. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1503. v = apic_read(APIC_LVT1);
  1504. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1505. if (maxlvt > 2) { /* ERR is LVT#3. */
  1506. v = apic_read(APIC_LVTERR);
  1507. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1508. }
  1509. v = apic_read(APIC_TMICT);
  1510. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1511. v = apic_read(APIC_TMCCT);
  1512. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1513. v = apic_read(APIC_TDCR);
  1514. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1515. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1516. v = apic_read(APIC_EFEAT);
  1517. maxlvt = (v >> 16) & 0xff;
  1518. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1519. v = apic_read(APIC_ECTRL);
  1520. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1521. for (i = 0; i < maxlvt; i++) {
  1522. v = apic_read(APIC_EILVTn(i));
  1523. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1524. }
  1525. }
  1526. printk("\n");
  1527. }
  1528. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1529. {
  1530. int cpu;
  1531. if (!maxcpu)
  1532. return;
  1533. preempt_disable();
  1534. for_each_online_cpu(cpu) {
  1535. if (cpu >= maxcpu)
  1536. break;
  1537. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1538. }
  1539. preempt_enable();
  1540. }
  1541. __apicdebuginit(void) print_PIC(void)
  1542. {
  1543. unsigned int v;
  1544. unsigned long flags;
  1545. if (!nr_legacy_irqs)
  1546. return;
  1547. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1548. spin_lock_irqsave(&i8259A_lock, flags);
  1549. v = inb(0xa1) << 8 | inb(0x21);
  1550. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1551. v = inb(0xa0) << 8 | inb(0x20);
  1552. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1553. outb(0x0b,0xa0);
  1554. outb(0x0b,0x20);
  1555. v = inb(0xa0) << 8 | inb(0x20);
  1556. outb(0x0a,0xa0);
  1557. outb(0x0a,0x20);
  1558. spin_unlock_irqrestore(&i8259A_lock, flags);
  1559. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1560. v = inb(0x4d1) << 8 | inb(0x4d0);
  1561. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1562. }
  1563. static int __initdata show_lapic = 1;
  1564. static __init int setup_show_lapic(char *arg)
  1565. {
  1566. int num = -1;
  1567. if (strcmp(arg, "all") == 0) {
  1568. show_lapic = CONFIG_NR_CPUS;
  1569. } else {
  1570. get_option(&arg, &num);
  1571. if (num >= 0)
  1572. show_lapic = num;
  1573. }
  1574. return 1;
  1575. }
  1576. __setup("show_lapic=", setup_show_lapic);
  1577. __apicdebuginit(int) print_ICs(void)
  1578. {
  1579. if (apic_verbosity == APIC_QUIET)
  1580. return 0;
  1581. print_PIC();
  1582. /* don't print out if apic is not there */
  1583. if (!cpu_has_apic && !apic_from_smp_config())
  1584. return 0;
  1585. print_local_APICs(show_lapic);
  1586. print_IO_APIC();
  1587. return 0;
  1588. }
  1589. fs_initcall(print_ICs);
  1590. /* Where if anywhere is the i8259 connect in external int mode */
  1591. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1592. void __init enable_IO_APIC(void)
  1593. {
  1594. union IO_APIC_reg_01 reg_01;
  1595. int i8259_apic, i8259_pin;
  1596. int apic;
  1597. unsigned long flags;
  1598. /*
  1599. * The number of IO-APIC IRQ registers (== #pins):
  1600. */
  1601. for (apic = 0; apic < nr_ioapics; apic++) {
  1602. spin_lock_irqsave(&ioapic_lock, flags);
  1603. reg_01.raw = io_apic_read(apic, 1);
  1604. spin_unlock_irqrestore(&ioapic_lock, flags);
  1605. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1606. }
  1607. if (!nr_legacy_irqs)
  1608. return;
  1609. for(apic = 0; apic < nr_ioapics; apic++) {
  1610. int pin;
  1611. /* See if any of the pins is in ExtINT mode */
  1612. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1613. struct IO_APIC_route_entry entry;
  1614. entry = ioapic_read_entry(apic, pin);
  1615. /* If the interrupt line is enabled and in ExtInt mode
  1616. * I have found the pin where the i8259 is connected.
  1617. */
  1618. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1619. ioapic_i8259.apic = apic;
  1620. ioapic_i8259.pin = pin;
  1621. goto found_i8259;
  1622. }
  1623. }
  1624. }
  1625. found_i8259:
  1626. /* Look to see what if the MP table has reported the ExtINT */
  1627. /* If we could not find the appropriate pin by looking at the ioapic
  1628. * the i8259 probably is not connected the ioapic but give the
  1629. * mptable a chance anyway.
  1630. */
  1631. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1632. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1633. /* Trust the MP table if nothing is setup in the hardware */
  1634. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1635. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1636. ioapic_i8259.pin = i8259_pin;
  1637. ioapic_i8259.apic = i8259_apic;
  1638. }
  1639. /* Complain if the MP table and the hardware disagree */
  1640. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1641. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1642. {
  1643. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1644. }
  1645. /*
  1646. * Do not trust the IO-APIC being empty at bootup
  1647. */
  1648. clear_IO_APIC();
  1649. }
  1650. /*
  1651. * Not an __init, needed by the reboot code
  1652. */
  1653. void disable_IO_APIC(void)
  1654. {
  1655. /*
  1656. * Clear the IO-APIC before rebooting:
  1657. */
  1658. clear_IO_APIC();
  1659. if (!nr_legacy_irqs)
  1660. return;
  1661. /*
  1662. * If the i8259 is routed through an IOAPIC
  1663. * Put that IOAPIC in virtual wire mode
  1664. * so legacy interrupts can be delivered.
  1665. *
  1666. * With interrupt-remapping, for now we will use virtual wire A mode,
  1667. * as virtual wire B is little complex (need to configure both
  1668. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1669. * As this gets called during crash dump, keep this simple for now.
  1670. */
  1671. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1672. struct IO_APIC_route_entry entry;
  1673. memset(&entry, 0, sizeof(entry));
  1674. entry.mask = 0; /* Enabled */
  1675. entry.trigger = 0; /* Edge */
  1676. entry.irr = 0;
  1677. entry.polarity = 0; /* High */
  1678. entry.delivery_status = 0;
  1679. entry.dest_mode = 0; /* Physical */
  1680. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1681. entry.vector = 0;
  1682. entry.dest = read_apic_id();
  1683. /*
  1684. * Add it to the IO-APIC irq-routing table:
  1685. */
  1686. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1687. }
  1688. /*
  1689. * Use virtual wire A mode when interrupt remapping is enabled.
  1690. */
  1691. if (cpu_has_apic || apic_from_smp_config())
  1692. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1693. ioapic_i8259.pin != -1);
  1694. }
  1695. #ifdef CONFIG_X86_32
  1696. /*
  1697. * function to set the IO-APIC physical IDs based on the
  1698. * values stored in the MPC table.
  1699. *
  1700. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1701. */
  1702. void __init setup_ioapic_ids_from_mpc(void)
  1703. {
  1704. union IO_APIC_reg_00 reg_00;
  1705. physid_mask_t phys_id_present_map;
  1706. int apic_id;
  1707. int i;
  1708. unsigned char old_id;
  1709. unsigned long flags;
  1710. if (acpi_ioapic)
  1711. return;
  1712. /*
  1713. * Don't check I/O APIC IDs for xAPIC systems. They have
  1714. * no meaning without the serial APIC bus.
  1715. */
  1716. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1717. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1718. return;
  1719. /*
  1720. * This is broken; anything with a real cpu count has to
  1721. * circumvent this idiocy regardless.
  1722. */
  1723. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1724. /*
  1725. * Set the IOAPIC ID to the value stored in the MPC table.
  1726. */
  1727. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1728. /* Read the register 0 value */
  1729. spin_lock_irqsave(&ioapic_lock, flags);
  1730. reg_00.raw = io_apic_read(apic_id, 0);
  1731. spin_unlock_irqrestore(&ioapic_lock, flags);
  1732. old_id = mp_ioapics[apic_id].apicid;
  1733. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1734. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1735. apic_id, mp_ioapics[apic_id].apicid);
  1736. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1737. reg_00.bits.ID);
  1738. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1739. }
  1740. /*
  1741. * Sanity check, is the ID really free? Every APIC in a
  1742. * system must have a unique ID or we get lots of nice
  1743. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1744. */
  1745. if (apic->check_apicid_used(&phys_id_present_map,
  1746. mp_ioapics[apic_id].apicid)) {
  1747. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1748. apic_id, mp_ioapics[apic_id].apicid);
  1749. for (i = 0; i < get_physical_broadcast(); i++)
  1750. if (!physid_isset(i, phys_id_present_map))
  1751. break;
  1752. if (i >= get_physical_broadcast())
  1753. panic("Max APIC ID exceeded!\n");
  1754. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1755. i);
  1756. physid_set(i, phys_id_present_map);
  1757. mp_ioapics[apic_id].apicid = i;
  1758. } else {
  1759. physid_mask_t tmp;
  1760. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1761. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1762. "phys_id_present_map\n",
  1763. mp_ioapics[apic_id].apicid);
  1764. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1765. }
  1766. /*
  1767. * We need to adjust the IRQ routing table
  1768. * if the ID changed.
  1769. */
  1770. if (old_id != mp_ioapics[apic_id].apicid)
  1771. for (i = 0; i < mp_irq_entries; i++)
  1772. if (mp_irqs[i].dstapic == old_id)
  1773. mp_irqs[i].dstapic
  1774. = mp_ioapics[apic_id].apicid;
  1775. /*
  1776. * Read the right value from the MPC table and
  1777. * write it into the ID register.
  1778. */
  1779. apic_printk(APIC_VERBOSE, KERN_INFO
  1780. "...changing IO-APIC physical APIC ID to %d ...",
  1781. mp_ioapics[apic_id].apicid);
  1782. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1783. spin_lock_irqsave(&ioapic_lock, flags);
  1784. io_apic_write(apic_id, 0, reg_00.raw);
  1785. spin_unlock_irqrestore(&ioapic_lock, flags);
  1786. /*
  1787. * Sanity check
  1788. */
  1789. spin_lock_irqsave(&ioapic_lock, flags);
  1790. reg_00.raw = io_apic_read(apic_id, 0);
  1791. spin_unlock_irqrestore(&ioapic_lock, flags);
  1792. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1793. printk("could not set ID!\n");
  1794. else
  1795. apic_printk(APIC_VERBOSE, " ok.\n");
  1796. }
  1797. }
  1798. #endif
  1799. int no_timer_check __initdata;
  1800. static int __init notimercheck(char *s)
  1801. {
  1802. no_timer_check = 1;
  1803. return 1;
  1804. }
  1805. __setup("no_timer_check", notimercheck);
  1806. /*
  1807. * There is a nasty bug in some older SMP boards, their mptable lies
  1808. * about the timer IRQ. We do the following to work around the situation:
  1809. *
  1810. * - timer IRQ defaults to IO-APIC IRQ
  1811. * - if this function detects that timer IRQs are defunct, then we fall
  1812. * back to ISA timer IRQs
  1813. */
  1814. static int __init timer_irq_works(void)
  1815. {
  1816. unsigned long t1 = jiffies;
  1817. unsigned long flags;
  1818. if (no_timer_check)
  1819. return 1;
  1820. local_save_flags(flags);
  1821. local_irq_enable();
  1822. /* Let ten ticks pass... */
  1823. mdelay((10 * 1000) / HZ);
  1824. local_irq_restore(flags);
  1825. /*
  1826. * Expect a few ticks at least, to be sure some possible
  1827. * glue logic does not lock up after one or two first
  1828. * ticks in a non-ExtINT mode. Also the local APIC
  1829. * might have cached one ExtINT interrupt. Finally, at
  1830. * least one tick may be lost due to delays.
  1831. */
  1832. /* jiffies wrap? */
  1833. if (time_after(jiffies, t1 + 4))
  1834. return 1;
  1835. return 0;
  1836. }
  1837. /*
  1838. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1839. * number of pending IRQ events unhandled. These cases are very rare,
  1840. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1841. * better to do it this way as thus we do not have to be aware of
  1842. * 'pending' interrupts in the IRQ path, except at this point.
  1843. */
  1844. /*
  1845. * Edge triggered needs to resend any interrupt
  1846. * that was delayed but this is now handled in the device
  1847. * independent code.
  1848. */
  1849. /*
  1850. * Starting up a edge-triggered IO-APIC interrupt is
  1851. * nasty - we need to make sure that we get the edge.
  1852. * If it is already asserted for some reason, we need
  1853. * return 1 to indicate that is was pending.
  1854. *
  1855. * This is not complete - we should be able to fake
  1856. * an edge even if it isn't on the 8259A...
  1857. */
  1858. static unsigned int startup_ioapic_irq(unsigned int irq)
  1859. {
  1860. int was_pending = 0;
  1861. unsigned long flags;
  1862. struct irq_cfg *cfg;
  1863. spin_lock_irqsave(&ioapic_lock, flags);
  1864. if (irq < nr_legacy_irqs) {
  1865. disable_8259A_irq(irq);
  1866. if (i8259A_irq_pending(irq))
  1867. was_pending = 1;
  1868. }
  1869. cfg = irq_cfg(irq);
  1870. __unmask_IO_APIC_irq(cfg);
  1871. spin_unlock_irqrestore(&ioapic_lock, flags);
  1872. return was_pending;
  1873. }
  1874. static int ioapic_retrigger_irq(unsigned int irq)
  1875. {
  1876. struct irq_cfg *cfg = irq_cfg(irq);
  1877. unsigned long flags;
  1878. spin_lock_irqsave(&vector_lock, flags);
  1879. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1880. spin_unlock_irqrestore(&vector_lock, flags);
  1881. return 1;
  1882. }
  1883. /*
  1884. * Level and edge triggered IO-APIC interrupts need different handling,
  1885. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1886. * handled with the level-triggered descriptor, but that one has slightly
  1887. * more overhead. Level-triggered interrupts cannot be handled with the
  1888. * edge-triggered handler, without risking IRQ storms and other ugly
  1889. * races.
  1890. */
  1891. #ifdef CONFIG_SMP
  1892. void send_cleanup_vector(struct irq_cfg *cfg)
  1893. {
  1894. cpumask_var_t cleanup_mask;
  1895. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1896. unsigned int i;
  1897. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1898. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1899. } else {
  1900. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1901. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1902. free_cpumask_var(cleanup_mask);
  1903. }
  1904. cfg->move_in_progress = 0;
  1905. }
  1906. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1907. {
  1908. int apic, pin;
  1909. struct irq_pin_list *entry;
  1910. u8 vector = cfg->vector;
  1911. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1912. unsigned int reg;
  1913. apic = entry->apic;
  1914. pin = entry->pin;
  1915. /*
  1916. * With interrupt-remapping, destination information comes
  1917. * from interrupt-remapping table entry.
  1918. */
  1919. if (!irq_remapped(irq))
  1920. io_apic_write(apic, 0x11 + pin*2, dest);
  1921. reg = io_apic_read(apic, 0x10 + pin*2);
  1922. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1923. reg |= vector;
  1924. io_apic_modify(apic, 0x10 + pin*2, reg);
  1925. }
  1926. }
  1927. /*
  1928. * Either sets desc->affinity to a valid value, and returns
  1929. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1930. * leaves desc->affinity untouched.
  1931. */
  1932. unsigned int
  1933. set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
  1934. unsigned int *dest_id)
  1935. {
  1936. struct irq_cfg *cfg;
  1937. unsigned int irq;
  1938. if (!cpumask_intersects(mask, cpu_online_mask))
  1939. return -1;
  1940. irq = desc->irq;
  1941. cfg = desc->chip_data;
  1942. if (assign_irq_vector(irq, cfg, mask))
  1943. return -1;
  1944. cpumask_copy(desc->affinity, mask);
  1945. *dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
  1946. return 0;
  1947. }
  1948. static int
  1949. set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  1950. {
  1951. struct irq_cfg *cfg;
  1952. unsigned long flags;
  1953. unsigned int dest;
  1954. unsigned int irq;
  1955. int ret = -1;
  1956. irq = desc->irq;
  1957. cfg = desc->chip_data;
  1958. spin_lock_irqsave(&ioapic_lock, flags);
  1959. ret = set_desc_affinity(desc, mask, &dest);
  1960. if (!ret) {
  1961. /* Only the high 8 bits are valid. */
  1962. dest = SET_APIC_LOGICAL_ID(dest);
  1963. __target_IO_APIC_irq(irq, dest, cfg);
  1964. }
  1965. spin_unlock_irqrestore(&ioapic_lock, flags);
  1966. return ret;
  1967. }
  1968. static int
  1969. set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
  1970. {
  1971. struct irq_desc *desc;
  1972. desc = irq_to_desc(irq);
  1973. return set_ioapic_affinity_irq_desc(desc, mask);
  1974. }
  1975. #ifdef CONFIG_INTR_REMAP
  1976. /*
  1977. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1978. *
  1979. * For both level and edge triggered, irq migration is a simple atomic
  1980. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1981. *
  1982. * For level triggered, we eliminate the io-apic RTE modification (with the
  1983. * updated vector information), by using a virtual vector (io-apic pin number).
  1984. * Real vector that is used for interrupting cpu will be coming from
  1985. * the interrupt-remapping table entry.
  1986. */
  1987. static int
  1988. migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  1989. {
  1990. struct irq_cfg *cfg;
  1991. struct irte irte;
  1992. unsigned int dest;
  1993. unsigned int irq;
  1994. int ret = -1;
  1995. if (!cpumask_intersects(mask, cpu_online_mask))
  1996. return ret;
  1997. irq = desc->irq;
  1998. if (get_irte(irq, &irte))
  1999. return ret;
  2000. cfg = desc->chip_data;
  2001. if (assign_irq_vector(irq, cfg, mask))
  2002. return ret;
  2003. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  2004. irte.vector = cfg->vector;
  2005. irte.dest_id = IRTE_DEST(dest);
  2006. /*
  2007. * Modified the IRTE and flushes the Interrupt entry cache.
  2008. */
  2009. modify_irte(irq, &irte);
  2010. if (cfg->move_in_progress)
  2011. send_cleanup_vector(cfg);
  2012. cpumask_copy(desc->affinity, mask);
  2013. return 0;
  2014. }
  2015. /*
  2016. * Migrates the IRQ destination in the process context.
  2017. */
  2018. static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2019. const struct cpumask *mask)
  2020. {
  2021. return migrate_ioapic_irq_desc(desc, mask);
  2022. }
  2023. static int set_ir_ioapic_affinity_irq(unsigned int irq,
  2024. const struct cpumask *mask)
  2025. {
  2026. struct irq_desc *desc = irq_to_desc(irq);
  2027. return set_ir_ioapic_affinity_irq_desc(desc, mask);
  2028. }
  2029. #else
  2030. static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2031. const struct cpumask *mask)
  2032. {
  2033. return 0;
  2034. }
  2035. #endif
  2036. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  2037. {
  2038. unsigned vector, me;
  2039. ack_APIC_irq();
  2040. exit_idle();
  2041. irq_enter();
  2042. me = smp_processor_id();
  2043. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  2044. unsigned int irq;
  2045. unsigned int irr;
  2046. struct irq_desc *desc;
  2047. struct irq_cfg *cfg;
  2048. irq = __get_cpu_var(vector_irq)[vector];
  2049. if (irq == -1)
  2050. continue;
  2051. desc = irq_to_desc(irq);
  2052. if (!desc)
  2053. continue;
  2054. cfg = irq_cfg(irq);
  2055. raw_spin_lock(&desc->lock);
  2056. /*
  2057. * Check if the irq migration is in progress. If so, we
  2058. * haven't received the cleanup request yet for this irq.
  2059. */
  2060. if (cfg->move_in_progress)
  2061. goto unlock;
  2062. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2063. goto unlock;
  2064. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  2065. /*
  2066. * Check if the vector that needs to be cleanedup is
  2067. * registered at the cpu's IRR. If so, then this is not
  2068. * the best time to clean it up. Lets clean it up in the
  2069. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  2070. * to myself.
  2071. */
  2072. if (irr & (1 << (vector % 32))) {
  2073. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  2074. goto unlock;
  2075. }
  2076. __get_cpu_var(vector_irq)[vector] = -1;
  2077. unlock:
  2078. raw_spin_unlock(&desc->lock);
  2079. }
  2080. irq_exit();
  2081. }
  2082. static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
  2083. {
  2084. struct irq_desc *desc = *descp;
  2085. struct irq_cfg *cfg = desc->chip_data;
  2086. unsigned me;
  2087. if (likely(!cfg->move_in_progress))
  2088. return;
  2089. me = smp_processor_id();
  2090. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2091. send_cleanup_vector(cfg);
  2092. }
  2093. static void irq_complete_move(struct irq_desc **descp)
  2094. {
  2095. __irq_complete_move(descp, ~get_irq_regs()->orig_ax);
  2096. }
  2097. void irq_force_complete_move(int irq)
  2098. {
  2099. struct irq_desc *desc = irq_to_desc(irq);
  2100. struct irq_cfg *cfg = desc->chip_data;
  2101. __irq_complete_move(&desc, cfg->vector);
  2102. }
  2103. #else
  2104. static inline void irq_complete_move(struct irq_desc **descp) {}
  2105. #endif
  2106. static void ack_apic_edge(unsigned int irq)
  2107. {
  2108. struct irq_desc *desc = irq_to_desc(irq);
  2109. irq_complete_move(&desc);
  2110. move_native_irq(irq);
  2111. ack_APIC_irq();
  2112. }
  2113. atomic_t irq_mis_count;
  2114. /*
  2115. * IO-APIC versions below 0x20 don't support EOI register.
  2116. * For the record, here is the information about various versions:
  2117. * 0Xh 82489DX
  2118. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2119. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2120. * 30h-FFh Reserved
  2121. *
  2122. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2123. * version as 0x2. This is an error with documentation and these ICH chips
  2124. * use io-apic's of version 0x20.
  2125. *
  2126. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2127. * Otherwise, we simulate the EOI message manually by changing the trigger
  2128. * mode to edge and then back to level, with RTE being masked during this.
  2129. */
  2130. static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2131. {
  2132. struct irq_pin_list *entry;
  2133. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2134. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2135. /*
  2136. * Intr-remapping uses pin number as the virtual vector
  2137. * in the RTE. Actual vector is programmed in
  2138. * intr-remapping table entry. Hence for the io-apic
  2139. * EOI we use the pin number.
  2140. */
  2141. if (irq_remapped(irq))
  2142. io_apic_eoi(entry->apic, entry->pin);
  2143. else
  2144. io_apic_eoi(entry->apic, cfg->vector);
  2145. } else {
  2146. __mask_and_edge_IO_APIC_irq(entry);
  2147. __unmask_and_level_IO_APIC_irq(entry);
  2148. }
  2149. }
  2150. }
  2151. static void eoi_ioapic_irq(struct irq_desc *desc)
  2152. {
  2153. struct irq_cfg *cfg;
  2154. unsigned long flags;
  2155. unsigned int irq;
  2156. irq = desc->irq;
  2157. cfg = desc->chip_data;
  2158. spin_lock_irqsave(&ioapic_lock, flags);
  2159. __eoi_ioapic_irq(irq, cfg);
  2160. spin_unlock_irqrestore(&ioapic_lock, flags);
  2161. }
  2162. static void ack_apic_level(unsigned int irq)
  2163. {
  2164. struct irq_desc *desc = irq_to_desc(irq);
  2165. unsigned long v;
  2166. int i;
  2167. struct irq_cfg *cfg;
  2168. int do_unmask_irq = 0;
  2169. irq_complete_move(&desc);
  2170. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2171. /* If we are moving the irq we need to mask it */
  2172. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2173. do_unmask_irq = 1;
  2174. mask_IO_APIC_irq_desc(desc);
  2175. }
  2176. #endif
  2177. /*
  2178. * It appears there is an erratum which affects at least version 0x11
  2179. * of I/O APIC (that's the 82093AA and cores integrated into various
  2180. * chipsets). Under certain conditions a level-triggered interrupt is
  2181. * erroneously delivered as edge-triggered one but the respective IRR
  2182. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2183. * message but it will never arrive and further interrupts are blocked
  2184. * from the source. The exact reason is so far unknown, but the
  2185. * phenomenon was observed when two consecutive interrupt requests
  2186. * from a given source get delivered to the same CPU and the source is
  2187. * temporarily disabled in between.
  2188. *
  2189. * A workaround is to simulate an EOI message manually. We achieve it
  2190. * by setting the trigger mode to edge and then to level when the edge
  2191. * trigger mode gets detected in the TMR of a local APIC for a
  2192. * level-triggered interrupt. We mask the source for the time of the
  2193. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2194. * The idea is from Manfred Spraul. --macro
  2195. *
  2196. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2197. * any unhandled interrupt on the offlined cpu to the new cpu
  2198. * destination that is handling the corresponding interrupt. This
  2199. * interrupt forwarding is done via IPI's. Hence, in this case also
  2200. * level-triggered io-apic interrupt will be seen as an edge
  2201. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2202. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2203. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2204. * supporting EOI register, we do an explicit EOI to clear the
  2205. * remote IRR and on IO-APIC's which don't have an EOI register,
  2206. * we use the above logic (mask+edge followed by unmask+level) from
  2207. * Manfred Spraul to clear the remote IRR.
  2208. */
  2209. cfg = desc->chip_data;
  2210. i = cfg->vector;
  2211. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2212. /*
  2213. * We must acknowledge the irq before we move it or the acknowledge will
  2214. * not propagate properly.
  2215. */
  2216. ack_APIC_irq();
  2217. /*
  2218. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2219. * message via io-apic EOI register write or simulating it using
  2220. * mask+edge followed by unnask+level logic) manually when the
  2221. * level triggered interrupt is seen as the edge triggered interrupt
  2222. * at the cpu.
  2223. */
  2224. if (!(v & (1 << (i & 0x1f)))) {
  2225. atomic_inc(&irq_mis_count);
  2226. eoi_ioapic_irq(desc);
  2227. }
  2228. /* Now we can move and renable the irq */
  2229. if (unlikely(do_unmask_irq)) {
  2230. /* Only migrate the irq if the ack has been received.
  2231. *
  2232. * On rare occasions the broadcast level triggered ack gets
  2233. * delayed going to ioapics, and if we reprogram the
  2234. * vector while Remote IRR is still set the irq will never
  2235. * fire again.
  2236. *
  2237. * To prevent this scenario we read the Remote IRR bit
  2238. * of the ioapic. This has two effects.
  2239. * - On any sane system the read of the ioapic will
  2240. * flush writes (and acks) going to the ioapic from
  2241. * this cpu.
  2242. * - We get to see if the ACK has actually been delivered.
  2243. *
  2244. * Based on failed experiments of reprogramming the
  2245. * ioapic entry from outside of irq context starting
  2246. * with masking the ioapic entry and then polling until
  2247. * Remote IRR was clear before reprogramming the
  2248. * ioapic I don't trust the Remote IRR bit to be
  2249. * completey accurate.
  2250. *
  2251. * However there appears to be no other way to plug
  2252. * this race, so if the Remote IRR bit is not
  2253. * accurate and is causing problems then it is a hardware bug
  2254. * and you can go talk to the chipset vendor about it.
  2255. */
  2256. cfg = desc->chip_data;
  2257. if (!io_apic_level_ack_pending(cfg))
  2258. move_masked_irq(irq);
  2259. unmask_IO_APIC_irq_desc(desc);
  2260. }
  2261. }
  2262. #ifdef CONFIG_INTR_REMAP
  2263. static void ir_ack_apic_edge(unsigned int irq)
  2264. {
  2265. ack_APIC_irq();
  2266. }
  2267. static void ir_ack_apic_level(unsigned int irq)
  2268. {
  2269. struct irq_desc *desc = irq_to_desc(irq);
  2270. ack_APIC_irq();
  2271. eoi_ioapic_irq(desc);
  2272. }
  2273. #endif /* CONFIG_INTR_REMAP */
  2274. static struct irq_chip ioapic_chip __read_mostly = {
  2275. .name = "IO-APIC",
  2276. .startup = startup_ioapic_irq,
  2277. .mask = mask_IO_APIC_irq,
  2278. .unmask = unmask_IO_APIC_irq,
  2279. .ack = ack_apic_edge,
  2280. .eoi = ack_apic_level,
  2281. #ifdef CONFIG_SMP
  2282. .set_affinity = set_ioapic_affinity_irq,
  2283. #endif
  2284. .retrigger = ioapic_retrigger_irq,
  2285. };
  2286. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2287. .name = "IR-IO-APIC",
  2288. .startup = startup_ioapic_irq,
  2289. .mask = mask_IO_APIC_irq,
  2290. .unmask = unmask_IO_APIC_irq,
  2291. #ifdef CONFIG_INTR_REMAP
  2292. .ack = ir_ack_apic_edge,
  2293. .eoi = ir_ack_apic_level,
  2294. #ifdef CONFIG_SMP
  2295. .set_affinity = set_ir_ioapic_affinity_irq,
  2296. #endif
  2297. #endif
  2298. .retrigger = ioapic_retrigger_irq,
  2299. };
  2300. static inline void init_IO_APIC_traps(void)
  2301. {
  2302. int irq;
  2303. struct irq_desc *desc;
  2304. struct irq_cfg *cfg;
  2305. /*
  2306. * NOTE! The local APIC isn't very good at handling
  2307. * multiple interrupts at the same interrupt level.
  2308. * As the interrupt level is determined by taking the
  2309. * vector number and shifting that right by 4, we
  2310. * want to spread these out a bit so that they don't
  2311. * all fall in the same interrupt level.
  2312. *
  2313. * Also, we've got to be careful not to trash gate
  2314. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2315. */
  2316. for_each_irq_desc(irq, desc) {
  2317. cfg = desc->chip_data;
  2318. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2319. /*
  2320. * Hmm.. We don't have an entry for this,
  2321. * so default to an old-fashioned 8259
  2322. * interrupt if we can..
  2323. */
  2324. if (irq < nr_legacy_irqs)
  2325. make_8259A_irq(irq);
  2326. else
  2327. /* Strange. Oh, well.. */
  2328. desc->chip = &no_irq_chip;
  2329. }
  2330. }
  2331. }
  2332. /*
  2333. * The local APIC irq-chip implementation:
  2334. */
  2335. static void mask_lapic_irq(unsigned int irq)
  2336. {
  2337. unsigned long v;
  2338. v = apic_read(APIC_LVT0);
  2339. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2340. }
  2341. static void unmask_lapic_irq(unsigned int irq)
  2342. {
  2343. unsigned long v;
  2344. v = apic_read(APIC_LVT0);
  2345. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2346. }
  2347. static void ack_lapic_irq(unsigned int irq)
  2348. {
  2349. ack_APIC_irq();
  2350. }
  2351. static struct irq_chip lapic_chip __read_mostly = {
  2352. .name = "local-APIC",
  2353. .mask = mask_lapic_irq,
  2354. .unmask = unmask_lapic_irq,
  2355. .ack = ack_lapic_irq,
  2356. };
  2357. static void lapic_register_intr(int irq, struct irq_desc *desc)
  2358. {
  2359. desc->status &= ~IRQ_LEVEL;
  2360. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2361. "edge");
  2362. }
  2363. static void __init setup_nmi(void)
  2364. {
  2365. /*
  2366. * Dirty trick to enable the NMI watchdog ...
  2367. * We put the 8259A master into AEOI mode and
  2368. * unmask on all local APICs LVT0 as NMI.
  2369. *
  2370. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2371. * is from Maciej W. Rozycki - so we do not have to EOI from
  2372. * the NMI handler or the timer interrupt.
  2373. */
  2374. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2375. enable_NMI_through_LVT0();
  2376. apic_printk(APIC_VERBOSE, " done.\n");
  2377. }
  2378. /*
  2379. * This looks a bit hackish but it's about the only one way of sending
  2380. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2381. * not support the ExtINT mode, unfortunately. We need to send these
  2382. * cycles as some i82489DX-based boards have glue logic that keeps the
  2383. * 8259A interrupt line asserted until INTA. --macro
  2384. */
  2385. static inline void __init unlock_ExtINT_logic(void)
  2386. {
  2387. int apic, pin, i;
  2388. struct IO_APIC_route_entry entry0, entry1;
  2389. unsigned char save_control, save_freq_select;
  2390. pin = find_isa_irq_pin(8, mp_INT);
  2391. if (pin == -1) {
  2392. WARN_ON_ONCE(1);
  2393. return;
  2394. }
  2395. apic = find_isa_irq_apic(8, mp_INT);
  2396. if (apic == -1) {
  2397. WARN_ON_ONCE(1);
  2398. return;
  2399. }
  2400. entry0 = ioapic_read_entry(apic, pin);
  2401. clear_IO_APIC_pin(apic, pin);
  2402. memset(&entry1, 0, sizeof(entry1));
  2403. entry1.dest_mode = 0; /* physical delivery */
  2404. entry1.mask = 0; /* unmask IRQ now */
  2405. entry1.dest = hard_smp_processor_id();
  2406. entry1.delivery_mode = dest_ExtINT;
  2407. entry1.polarity = entry0.polarity;
  2408. entry1.trigger = 0;
  2409. entry1.vector = 0;
  2410. ioapic_write_entry(apic, pin, entry1);
  2411. save_control = CMOS_READ(RTC_CONTROL);
  2412. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2413. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2414. RTC_FREQ_SELECT);
  2415. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2416. i = 100;
  2417. while (i-- > 0) {
  2418. mdelay(10);
  2419. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2420. i -= 10;
  2421. }
  2422. CMOS_WRITE(save_control, RTC_CONTROL);
  2423. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2424. clear_IO_APIC_pin(apic, pin);
  2425. ioapic_write_entry(apic, pin, entry0);
  2426. }
  2427. static int disable_timer_pin_1 __initdata;
  2428. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2429. static int __init disable_timer_pin_setup(char *arg)
  2430. {
  2431. disable_timer_pin_1 = 1;
  2432. return 0;
  2433. }
  2434. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2435. int timer_through_8259 __initdata;
  2436. /*
  2437. * This code may look a bit paranoid, but it's supposed to cooperate with
  2438. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2439. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2440. * fanatically on his truly buggy board.
  2441. *
  2442. * FIXME: really need to revamp this for all platforms.
  2443. */
  2444. static inline void __init check_timer(void)
  2445. {
  2446. struct irq_desc *desc = irq_to_desc(0);
  2447. struct irq_cfg *cfg = desc->chip_data;
  2448. int node = cpu_to_node(boot_cpu_id);
  2449. int apic1, pin1, apic2, pin2;
  2450. unsigned long flags;
  2451. int no_pin1 = 0;
  2452. local_irq_save(flags);
  2453. /*
  2454. * get/set the timer IRQ vector:
  2455. */
  2456. disable_8259A_irq(0);
  2457. assign_irq_vector(0, cfg, apic->target_cpus());
  2458. /*
  2459. * As IRQ0 is to be enabled in the 8259A, the virtual
  2460. * wire has to be disabled in the local APIC. Also
  2461. * timer interrupts need to be acknowledged manually in
  2462. * the 8259A for the i82489DX when using the NMI
  2463. * watchdog as that APIC treats NMIs as level-triggered.
  2464. * The AEOI mode will finish them in the 8259A
  2465. * automatically.
  2466. */
  2467. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2468. init_8259A(1);
  2469. #ifdef CONFIG_X86_32
  2470. {
  2471. unsigned int ver;
  2472. ver = apic_read(APIC_LVR);
  2473. ver = GET_APIC_VERSION(ver);
  2474. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2475. }
  2476. #endif
  2477. pin1 = find_isa_irq_pin(0, mp_INT);
  2478. apic1 = find_isa_irq_apic(0, mp_INT);
  2479. pin2 = ioapic_i8259.pin;
  2480. apic2 = ioapic_i8259.apic;
  2481. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2482. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2483. cfg->vector, apic1, pin1, apic2, pin2);
  2484. /*
  2485. * Some BIOS writers are clueless and report the ExtINTA
  2486. * I/O APIC input from the cascaded 8259A as the timer
  2487. * interrupt input. So just in case, if only one pin
  2488. * was found above, try it both directly and through the
  2489. * 8259A.
  2490. */
  2491. if (pin1 == -1) {
  2492. if (intr_remapping_enabled)
  2493. panic("BIOS bug: timer not connected to IO-APIC");
  2494. pin1 = pin2;
  2495. apic1 = apic2;
  2496. no_pin1 = 1;
  2497. } else if (pin2 == -1) {
  2498. pin2 = pin1;
  2499. apic2 = apic1;
  2500. }
  2501. if (pin1 != -1) {
  2502. /*
  2503. * Ok, does IRQ0 through the IOAPIC work?
  2504. */
  2505. if (no_pin1) {
  2506. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2507. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2508. } else {
  2509. /* for edge trigger, setup_IO_APIC_irq already
  2510. * leave it unmasked.
  2511. * so only need to unmask if it is level-trigger
  2512. * do we really have level trigger timer?
  2513. */
  2514. int idx;
  2515. idx = find_irq_entry(apic1, pin1, mp_INT);
  2516. if (idx != -1 && irq_trigger(idx))
  2517. unmask_IO_APIC_irq_desc(desc);
  2518. }
  2519. if (timer_irq_works()) {
  2520. if (nmi_watchdog == NMI_IO_APIC) {
  2521. setup_nmi();
  2522. enable_8259A_irq(0);
  2523. }
  2524. if (disable_timer_pin_1 > 0)
  2525. clear_IO_APIC_pin(0, pin1);
  2526. goto out;
  2527. }
  2528. if (intr_remapping_enabled)
  2529. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2530. local_irq_disable();
  2531. clear_IO_APIC_pin(apic1, pin1);
  2532. if (!no_pin1)
  2533. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2534. "8254 timer not connected to IO-APIC\n");
  2535. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2536. "(IRQ0) through the 8259A ...\n");
  2537. apic_printk(APIC_QUIET, KERN_INFO
  2538. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2539. /*
  2540. * legacy devices should be connected to IO APIC #0
  2541. */
  2542. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2543. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2544. enable_8259A_irq(0);
  2545. if (timer_irq_works()) {
  2546. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2547. timer_through_8259 = 1;
  2548. if (nmi_watchdog == NMI_IO_APIC) {
  2549. disable_8259A_irq(0);
  2550. setup_nmi();
  2551. enable_8259A_irq(0);
  2552. }
  2553. goto out;
  2554. }
  2555. /*
  2556. * Cleanup, just in case ...
  2557. */
  2558. local_irq_disable();
  2559. disable_8259A_irq(0);
  2560. clear_IO_APIC_pin(apic2, pin2);
  2561. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2562. }
  2563. if (nmi_watchdog == NMI_IO_APIC) {
  2564. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2565. "through the IO-APIC - disabling NMI Watchdog!\n");
  2566. nmi_watchdog = NMI_NONE;
  2567. }
  2568. #ifdef CONFIG_X86_32
  2569. timer_ack = 0;
  2570. #endif
  2571. apic_printk(APIC_QUIET, KERN_INFO
  2572. "...trying to set up timer as Virtual Wire IRQ...\n");
  2573. lapic_register_intr(0, desc);
  2574. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2575. enable_8259A_irq(0);
  2576. if (timer_irq_works()) {
  2577. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2578. goto out;
  2579. }
  2580. local_irq_disable();
  2581. disable_8259A_irq(0);
  2582. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2583. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2584. apic_printk(APIC_QUIET, KERN_INFO
  2585. "...trying to set up timer as ExtINT IRQ...\n");
  2586. init_8259A(0);
  2587. make_8259A_irq(0);
  2588. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2589. unlock_ExtINT_logic();
  2590. if (timer_irq_works()) {
  2591. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2592. goto out;
  2593. }
  2594. local_irq_disable();
  2595. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2596. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2597. "report. Then try booting with the 'noapic' option.\n");
  2598. out:
  2599. local_irq_restore(flags);
  2600. }
  2601. /*
  2602. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2603. * to devices. However there may be an I/O APIC pin available for
  2604. * this interrupt regardless. The pin may be left unconnected, but
  2605. * typically it will be reused as an ExtINT cascade interrupt for
  2606. * the master 8259A. In the MPS case such a pin will normally be
  2607. * reported as an ExtINT interrupt in the MP table. With ACPI
  2608. * there is no provision for ExtINT interrupts, and in the absence
  2609. * of an override it would be treated as an ordinary ISA I/O APIC
  2610. * interrupt, that is edge-triggered and unmasked by default. We
  2611. * used to do this, but it caused problems on some systems because
  2612. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2613. * the same ExtINT cascade interrupt to drive the local APIC of the
  2614. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2615. * the I/O APIC in all cases now. No actual device should request
  2616. * it anyway. --macro
  2617. */
  2618. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2619. void __init setup_IO_APIC(void)
  2620. {
  2621. /*
  2622. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2623. */
  2624. io_apic_irqs = nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2625. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2626. /*
  2627. * Set up IO-APIC IRQ routing.
  2628. */
  2629. x86_init.mpparse.setup_ioapic_ids();
  2630. sync_Arb_IDs();
  2631. setup_IO_APIC_irqs();
  2632. init_IO_APIC_traps();
  2633. if (nr_legacy_irqs)
  2634. check_timer();
  2635. }
  2636. /*
  2637. * Called after all the initialization is done. If we didnt find any
  2638. * APIC bugs then we can allow the modify fast path
  2639. */
  2640. static int __init io_apic_bug_finalize(void)
  2641. {
  2642. if (sis_apic_bug == -1)
  2643. sis_apic_bug = 0;
  2644. return 0;
  2645. }
  2646. late_initcall(io_apic_bug_finalize);
  2647. struct sysfs_ioapic_data {
  2648. struct sys_device dev;
  2649. struct IO_APIC_route_entry entry[0];
  2650. };
  2651. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2652. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2653. {
  2654. struct IO_APIC_route_entry *entry;
  2655. struct sysfs_ioapic_data *data;
  2656. int i;
  2657. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2658. entry = data->entry;
  2659. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2660. *entry = ioapic_read_entry(dev->id, i);
  2661. return 0;
  2662. }
  2663. static int ioapic_resume(struct sys_device *dev)
  2664. {
  2665. struct IO_APIC_route_entry *entry;
  2666. struct sysfs_ioapic_data *data;
  2667. unsigned long flags;
  2668. union IO_APIC_reg_00 reg_00;
  2669. int i;
  2670. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2671. entry = data->entry;
  2672. spin_lock_irqsave(&ioapic_lock, flags);
  2673. reg_00.raw = io_apic_read(dev->id, 0);
  2674. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2675. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2676. io_apic_write(dev->id, 0, reg_00.raw);
  2677. }
  2678. spin_unlock_irqrestore(&ioapic_lock, flags);
  2679. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2680. ioapic_write_entry(dev->id, i, entry[i]);
  2681. return 0;
  2682. }
  2683. static struct sysdev_class ioapic_sysdev_class = {
  2684. .name = "ioapic",
  2685. .suspend = ioapic_suspend,
  2686. .resume = ioapic_resume,
  2687. };
  2688. static int __init ioapic_init_sysfs(void)
  2689. {
  2690. struct sys_device * dev;
  2691. int i, size, error;
  2692. error = sysdev_class_register(&ioapic_sysdev_class);
  2693. if (error)
  2694. return error;
  2695. for (i = 0; i < nr_ioapics; i++ ) {
  2696. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2697. * sizeof(struct IO_APIC_route_entry);
  2698. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2699. if (!mp_ioapic_data[i]) {
  2700. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2701. continue;
  2702. }
  2703. dev = &mp_ioapic_data[i]->dev;
  2704. dev->id = i;
  2705. dev->cls = &ioapic_sysdev_class;
  2706. error = sysdev_register(dev);
  2707. if (error) {
  2708. kfree(mp_ioapic_data[i]);
  2709. mp_ioapic_data[i] = NULL;
  2710. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2711. continue;
  2712. }
  2713. }
  2714. return 0;
  2715. }
  2716. device_initcall(ioapic_init_sysfs);
  2717. /*
  2718. * Dynamic irq allocate and deallocation
  2719. */
  2720. unsigned int create_irq_nr(unsigned int irq_want, int node)
  2721. {
  2722. /* Allocate an unused irq */
  2723. unsigned int irq;
  2724. unsigned int new;
  2725. unsigned long flags;
  2726. struct irq_cfg *cfg_new = NULL;
  2727. struct irq_desc *desc_new = NULL;
  2728. irq = 0;
  2729. if (irq_want < nr_irqs_gsi)
  2730. irq_want = nr_irqs_gsi;
  2731. spin_lock_irqsave(&vector_lock, flags);
  2732. for (new = irq_want; new < nr_irqs; new++) {
  2733. desc_new = irq_to_desc_alloc_node(new, node);
  2734. if (!desc_new) {
  2735. printk(KERN_INFO "can not get irq_desc for %d\n", new);
  2736. continue;
  2737. }
  2738. cfg_new = desc_new->chip_data;
  2739. if (cfg_new->vector != 0)
  2740. continue;
  2741. desc_new = move_irq_desc(desc_new, node);
  2742. cfg_new = desc_new->chip_data;
  2743. if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
  2744. irq = new;
  2745. break;
  2746. }
  2747. spin_unlock_irqrestore(&vector_lock, flags);
  2748. if (irq > 0) {
  2749. dynamic_irq_init(irq);
  2750. /* restore it, in case dynamic_irq_init clear it */
  2751. if (desc_new)
  2752. desc_new->chip_data = cfg_new;
  2753. }
  2754. return irq;
  2755. }
  2756. int create_irq(void)
  2757. {
  2758. int node = cpu_to_node(boot_cpu_id);
  2759. unsigned int irq_want;
  2760. int irq;
  2761. irq_want = nr_irqs_gsi;
  2762. irq = create_irq_nr(irq_want, node);
  2763. if (irq == 0)
  2764. irq = -1;
  2765. return irq;
  2766. }
  2767. void destroy_irq(unsigned int irq)
  2768. {
  2769. unsigned long flags;
  2770. struct irq_cfg *cfg;
  2771. struct irq_desc *desc;
  2772. /* store it, in case dynamic_irq_cleanup clear it */
  2773. desc = irq_to_desc(irq);
  2774. cfg = desc->chip_data;
  2775. dynamic_irq_cleanup(irq);
  2776. /* connect back irq_cfg */
  2777. desc->chip_data = cfg;
  2778. free_irte(irq);
  2779. spin_lock_irqsave(&vector_lock, flags);
  2780. __clear_irq_vector(irq, cfg);
  2781. spin_unlock_irqrestore(&vector_lock, flags);
  2782. }
  2783. /*
  2784. * MSI message composition
  2785. */
  2786. #ifdef CONFIG_PCI_MSI
  2787. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2788. struct msi_msg *msg, u8 hpet_id)
  2789. {
  2790. struct irq_cfg *cfg;
  2791. int err;
  2792. unsigned dest;
  2793. if (disable_apic)
  2794. return -ENXIO;
  2795. cfg = irq_cfg(irq);
  2796. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2797. if (err)
  2798. return err;
  2799. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2800. if (irq_remapped(irq)) {
  2801. struct irte irte;
  2802. int ir_index;
  2803. u16 sub_handle;
  2804. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2805. BUG_ON(ir_index == -1);
  2806. memset (&irte, 0, sizeof(irte));
  2807. irte.present = 1;
  2808. irte.dst_mode = apic->irq_dest_mode;
  2809. irte.trigger_mode = 0; /* edge */
  2810. irte.dlvry_mode = apic->irq_delivery_mode;
  2811. irte.vector = cfg->vector;
  2812. irte.dest_id = IRTE_DEST(dest);
  2813. /* Set source-id of interrupt request */
  2814. if (pdev)
  2815. set_msi_sid(&irte, pdev);
  2816. else
  2817. set_hpet_sid(&irte, hpet_id);
  2818. modify_irte(irq, &irte);
  2819. msg->address_hi = MSI_ADDR_BASE_HI;
  2820. msg->data = sub_handle;
  2821. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2822. MSI_ADDR_IR_SHV |
  2823. MSI_ADDR_IR_INDEX1(ir_index) |
  2824. MSI_ADDR_IR_INDEX2(ir_index);
  2825. } else {
  2826. if (x2apic_enabled())
  2827. msg->address_hi = MSI_ADDR_BASE_HI |
  2828. MSI_ADDR_EXT_DEST_ID(dest);
  2829. else
  2830. msg->address_hi = MSI_ADDR_BASE_HI;
  2831. msg->address_lo =
  2832. MSI_ADDR_BASE_LO |
  2833. ((apic->irq_dest_mode == 0) ?
  2834. MSI_ADDR_DEST_MODE_PHYSICAL:
  2835. MSI_ADDR_DEST_MODE_LOGICAL) |
  2836. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2837. MSI_ADDR_REDIRECTION_CPU:
  2838. MSI_ADDR_REDIRECTION_LOWPRI) |
  2839. MSI_ADDR_DEST_ID(dest);
  2840. msg->data =
  2841. MSI_DATA_TRIGGER_EDGE |
  2842. MSI_DATA_LEVEL_ASSERT |
  2843. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2844. MSI_DATA_DELIVERY_FIXED:
  2845. MSI_DATA_DELIVERY_LOWPRI) |
  2846. MSI_DATA_VECTOR(cfg->vector);
  2847. }
  2848. return err;
  2849. }
  2850. #ifdef CONFIG_SMP
  2851. static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2852. {
  2853. struct irq_desc *desc = irq_to_desc(irq);
  2854. struct irq_cfg *cfg;
  2855. struct msi_msg msg;
  2856. unsigned int dest;
  2857. if (set_desc_affinity(desc, mask, &dest))
  2858. return -1;
  2859. cfg = desc->chip_data;
  2860. read_msi_msg_desc(desc, &msg);
  2861. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2862. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2863. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2864. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2865. write_msi_msg_desc(desc, &msg);
  2866. return 0;
  2867. }
  2868. #ifdef CONFIG_INTR_REMAP
  2869. /*
  2870. * Migrate the MSI irq to another cpumask. This migration is
  2871. * done in the process context using interrupt-remapping hardware.
  2872. */
  2873. static int
  2874. ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2875. {
  2876. struct irq_desc *desc = irq_to_desc(irq);
  2877. struct irq_cfg *cfg = desc->chip_data;
  2878. unsigned int dest;
  2879. struct irte irte;
  2880. if (get_irte(irq, &irte))
  2881. return -1;
  2882. if (set_desc_affinity(desc, mask, &dest))
  2883. return -1;
  2884. irte.vector = cfg->vector;
  2885. irte.dest_id = IRTE_DEST(dest);
  2886. /*
  2887. * atomically update the IRTE with the new destination and vector.
  2888. */
  2889. modify_irte(irq, &irte);
  2890. /*
  2891. * After this point, all the interrupts will start arriving
  2892. * at the new destination. So, time to cleanup the previous
  2893. * vector allocation.
  2894. */
  2895. if (cfg->move_in_progress)
  2896. send_cleanup_vector(cfg);
  2897. return 0;
  2898. }
  2899. #endif
  2900. #endif /* CONFIG_SMP */
  2901. /*
  2902. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2903. * which implement the MSI or MSI-X Capability Structure.
  2904. */
  2905. static struct irq_chip msi_chip = {
  2906. .name = "PCI-MSI",
  2907. .unmask = unmask_msi_irq,
  2908. .mask = mask_msi_irq,
  2909. .ack = ack_apic_edge,
  2910. #ifdef CONFIG_SMP
  2911. .set_affinity = set_msi_irq_affinity,
  2912. #endif
  2913. .retrigger = ioapic_retrigger_irq,
  2914. };
  2915. static struct irq_chip msi_ir_chip = {
  2916. .name = "IR-PCI-MSI",
  2917. .unmask = unmask_msi_irq,
  2918. .mask = mask_msi_irq,
  2919. #ifdef CONFIG_INTR_REMAP
  2920. .ack = ir_ack_apic_edge,
  2921. #ifdef CONFIG_SMP
  2922. .set_affinity = ir_set_msi_irq_affinity,
  2923. #endif
  2924. #endif
  2925. .retrigger = ioapic_retrigger_irq,
  2926. };
  2927. /*
  2928. * Map the PCI dev to the corresponding remapping hardware unit
  2929. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2930. * in it.
  2931. */
  2932. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2933. {
  2934. struct intel_iommu *iommu;
  2935. int index;
  2936. iommu = map_dev_to_ir(dev);
  2937. if (!iommu) {
  2938. printk(KERN_ERR
  2939. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2940. return -ENOENT;
  2941. }
  2942. index = alloc_irte(iommu, irq, nvec);
  2943. if (index < 0) {
  2944. printk(KERN_ERR
  2945. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2946. pci_name(dev));
  2947. return -ENOSPC;
  2948. }
  2949. return index;
  2950. }
  2951. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2952. {
  2953. int ret;
  2954. struct msi_msg msg;
  2955. ret = msi_compose_msg(dev, irq, &msg, -1);
  2956. if (ret < 0)
  2957. return ret;
  2958. set_irq_msi(irq, msidesc);
  2959. write_msi_msg(irq, &msg);
  2960. if (irq_remapped(irq)) {
  2961. struct irq_desc *desc = irq_to_desc(irq);
  2962. /*
  2963. * irq migration in process context
  2964. */
  2965. desc->status |= IRQ_MOVE_PCNTXT;
  2966. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2967. } else
  2968. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2969. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2970. return 0;
  2971. }
  2972. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2973. {
  2974. unsigned int irq;
  2975. int ret, sub_handle;
  2976. struct msi_desc *msidesc;
  2977. unsigned int irq_want;
  2978. struct intel_iommu *iommu = NULL;
  2979. int index = 0;
  2980. int node;
  2981. /* x86 doesn't support multiple MSI yet */
  2982. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2983. return 1;
  2984. node = dev_to_node(&dev->dev);
  2985. irq_want = nr_irqs_gsi;
  2986. sub_handle = 0;
  2987. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2988. irq = create_irq_nr(irq_want, node);
  2989. if (irq == 0)
  2990. return -1;
  2991. irq_want = irq + 1;
  2992. if (!intr_remapping_enabled)
  2993. goto no_ir;
  2994. if (!sub_handle) {
  2995. /*
  2996. * allocate the consecutive block of IRTE's
  2997. * for 'nvec'
  2998. */
  2999. index = msi_alloc_irte(dev, irq, nvec);
  3000. if (index < 0) {
  3001. ret = index;
  3002. goto error;
  3003. }
  3004. } else {
  3005. iommu = map_dev_to_ir(dev);
  3006. if (!iommu) {
  3007. ret = -ENOENT;
  3008. goto error;
  3009. }
  3010. /*
  3011. * setup the mapping between the irq and the IRTE
  3012. * base index, the sub_handle pointing to the
  3013. * appropriate interrupt remap table entry.
  3014. */
  3015. set_irte_irq(irq, iommu, index, sub_handle);
  3016. }
  3017. no_ir:
  3018. ret = setup_msi_irq(dev, msidesc, irq);
  3019. if (ret < 0)
  3020. goto error;
  3021. sub_handle++;
  3022. }
  3023. return 0;
  3024. error:
  3025. destroy_irq(irq);
  3026. return ret;
  3027. }
  3028. void arch_teardown_msi_irq(unsigned int irq)
  3029. {
  3030. destroy_irq(irq);
  3031. }
  3032. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  3033. #ifdef CONFIG_SMP
  3034. static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3035. {
  3036. struct irq_desc *desc = irq_to_desc(irq);
  3037. struct irq_cfg *cfg;
  3038. struct msi_msg msg;
  3039. unsigned int dest;
  3040. if (set_desc_affinity(desc, mask, &dest))
  3041. return -1;
  3042. cfg = desc->chip_data;
  3043. dmar_msi_read(irq, &msg);
  3044. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3045. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3046. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3047. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3048. dmar_msi_write(irq, &msg);
  3049. return 0;
  3050. }
  3051. #endif /* CONFIG_SMP */
  3052. static struct irq_chip dmar_msi_type = {
  3053. .name = "DMAR_MSI",
  3054. .unmask = dmar_msi_unmask,
  3055. .mask = dmar_msi_mask,
  3056. .ack = ack_apic_edge,
  3057. #ifdef CONFIG_SMP
  3058. .set_affinity = dmar_msi_set_affinity,
  3059. #endif
  3060. .retrigger = ioapic_retrigger_irq,
  3061. };
  3062. int arch_setup_dmar_msi(unsigned int irq)
  3063. {
  3064. int ret;
  3065. struct msi_msg msg;
  3066. ret = msi_compose_msg(NULL, irq, &msg, -1);
  3067. if (ret < 0)
  3068. return ret;
  3069. dmar_msi_write(irq, &msg);
  3070. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  3071. "edge");
  3072. return 0;
  3073. }
  3074. #endif
  3075. #ifdef CONFIG_HPET_TIMER
  3076. #ifdef CONFIG_SMP
  3077. static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3078. {
  3079. struct irq_desc *desc = irq_to_desc(irq);
  3080. struct irq_cfg *cfg;
  3081. struct msi_msg msg;
  3082. unsigned int dest;
  3083. if (set_desc_affinity(desc, mask, &dest))
  3084. return -1;
  3085. cfg = desc->chip_data;
  3086. hpet_msi_read(irq, &msg);
  3087. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3088. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3089. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3090. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3091. hpet_msi_write(irq, &msg);
  3092. return 0;
  3093. }
  3094. #endif /* CONFIG_SMP */
  3095. static struct irq_chip ir_hpet_msi_type = {
  3096. .name = "IR-HPET_MSI",
  3097. .unmask = hpet_msi_unmask,
  3098. .mask = hpet_msi_mask,
  3099. #ifdef CONFIG_INTR_REMAP
  3100. .ack = ir_ack_apic_edge,
  3101. #ifdef CONFIG_SMP
  3102. .set_affinity = ir_set_msi_irq_affinity,
  3103. #endif
  3104. #endif
  3105. .retrigger = ioapic_retrigger_irq,
  3106. };
  3107. static struct irq_chip hpet_msi_type = {
  3108. .name = "HPET_MSI",
  3109. .unmask = hpet_msi_unmask,
  3110. .mask = hpet_msi_mask,
  3111. .ack = ack_apic_edge,
  3112. #ifdef CONFIG_SMP
  3113. .set_affinity = hpet_msi_set_affinity,
  3114. #endif
  3115. .retrigger = ioapic_retrigger_irq,
  3116. };
  3117. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  3118. {
  3119. int ret;
  3120. struct msi_msg msg;
  3121. struct irq_desc *desc = irq_to_desc(irq);
  3122. if (intr_remapping_enabled) {
  3123. struct intel_iommu *iommu = map_hpet_to_ir(id);
  3124. int index;
  3125. if (!iommu)
  3126. return -1;
  3127. index = alloc_irte(iommu, irq, 1);
  3128. if (index < 0)
  3129. return -1;
  3130. }
  3131. ret = msi_compose_msg(NULL, irq, &msg, id);
  3132. if (ret < 0)
  3133. return ret;
  3134. hpet_msi_write(irq, &msg);
  3135. desc->status |= IRQ_MOVE_PCNTXT;
  3136. if (irq_remapped(irq))
  3137. set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
  3138. handle_edge_irq, "edge");
  3139. else
  3140. set_irq_chip_and_handler_name(irq, &hpet_msi_type,
  3141. handle_edge_irq, "edge");
  3142. return 0;
  3143. }
  3144. #endif
  3145. #endif /* CONFIG_PCI_MSI */
  3146. /*
  3147. * Hypertransport interrupt support
  3148. */
  3149. #ifdef CONFIG_HT_IRQ
  3150. #ifdef CONFIG_SMP
  3151. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3152. {
  3153. struct ht_irq_msg msg;
  3154. fetch_ht_irq_msg(irq, &msg);
  3155. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3156. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3157. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3158. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3159. write_ht_irq_msg(irq, &msg);
  3160. }
  3161. static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
  3162. {
  3163. struct irq_desc *desc = irq_to_desc(irq);
  3164. struct irq_cfg *cfg;
  3165. unsigned int dest;
  3166. if (set_desc_affinity(desc, mask, &dest))
  3167. return -1;
  3168. cfg = desc->chip_data;
  3169. target_ht_irq(irq, dest, cfg->vector);
  3170. return 0;
  3171. }
  3172. #endif
  3173. static struct irq_chip ht_irq_chip = {
  3174. .name = "PCI-HT",
  3175. .mask = mask_ht_irq,
  3176. .unmask = unmask_ht_irq,
  3177. .ack = ack_apic_edge,
  3178. #ifdef CONFIG_SMP
  3179. .set_affinity = set_ht_irq_affinity,
  3180. #endif
  3181. .retrigger = ioapic_retrigger_irq,
  3182. };
  3183. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3184. {
  3185. struct irq_cfg *cfg;
  3186. int err;
  3187. if (disable_apic)
  3188. return -ENXIO;
  3189. cfg = irq_cfg(irq);
  3190. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3191. if (!err) {
  3192. struct ht_irq_msg msg;
  3193. unsigned dest;
  3194. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3195. apic->target_cpus());
  3196. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3197. msg.address_lo =
  3198. HT_IRQ_LOW_BASE |
  3199. HT_IRQ_LOW_DEST_ID(dest) |
  3200. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3201. ((apic->irq_dest_mode == 0) ?
  3202. HT_IRQ_LOW_DM_PHYSICAL :
  3203. HT_IRQ_LOW_DM_LOGICAL) |
  3204. HT_IRQ_LOW_RQEOI_EDGE |
  3205. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3206. HT_IRQ_LOW_MT_FIXED :
  3207. HT_IRQ_LOW_MT_ARBITRATED) |
  3208. HT_IRQ_LOW_IRQ_MASKED;
  3209. write_ht_irq_msg(irq, &msg);
  3210. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3211. handle_edge_irq, "edge");
  3212. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3213. }
  3214. return err;
  3215. }
  3216. #endif /* CONFIG_HT_IRQ */
  3217. int __init io_apic_get_redir_entries (int ioapic)
  3218. {
  3219. union IO_APIC_reg_01 reg_01;
  3220. unsigned long flags;
  3221. spin_lock_irqsave(&ioapic_lock, flags);
  3222. reg_01.raw = io_apic_read(ioapic, 1);
  3223. spin_unlock_irqrestore(&ioapic_lock, flags);
  3224. return reg_01.bits.entries;
  3225. }
  3226. void __init probe_nr_irqs_gsi(void)
  3227. {
  3228. int nr = 0;
  3229. nr = acpi_probe_gsi();
  3230. if (nr > nr_irqs_gsi) {
  3231. nr_irqs_gsi = nr;
  3232. } else {
  3233. /* for acpi=off or acpi is not compiled in */
  3234. int idx;
  3235. nr = 0;
  3236. for (idx = 0; idx < nr_ioapics; idx++)
  3237. nr += io_apic_get_redir_entries(idx) + 1;
  3238. if (nr > nr_irqs_gsi)
  3239. nr_irqs_gsi = nr;
  3240. }
  3241. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3242. }
  3243. #ifdef CONFIG_SPARSE_IRQ
  3244. int __init arch_probe_nr_irqs(void)
  3245. {
  3246. int nr;
  3247. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3248. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3249. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3250. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3251. /*
  3252. * for MSI and HT dyn irq
  3253. */
  3254. nr += nr_irqs_gsi * 16;
  3255. #endif
  3256. if (nr < nr_irqs)
  3257. nr_irqs = nr;
  3258. return 0;
  3259. }
  3260. #endif
  3261. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3262. struct io_apic_irq_attr *irq_attr)
  3263. {
  3264. struct irq_desc *desc;
  3265. struct irq_cfg *cfg;
  3266. int node;
  3267. int ioapic, pin;
  3268. int trigger, polarity;
  3269. ioapic = irq_attr->ioapic;
  3270. if (!IO_APIC_IRQ(irq)) {
  3271. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3272. ioapic);
  3273. return -EINVAL;
  3274. }
  3275. if (dev)
  3276. node = dev_to_node(dev);
  3277. else
  3278. node = cpu_to_node(boot_cpu_id);
  3279. desc = irq_to_desc_alloc_node(irq, node);
  3280. if (!desc) {
  3281. printk(KERN_INFO "can not get irq_desc %d\n", irq);
  3282. return 0;
  3283. }
  3284. pin = irq_attr->ioapic_pin;
  3285. trigger = irq_attr->trigger;
  3286. polarity = irq_attr->polarity;
  3287. /*
  3288. * IRQs < 16 are already in the irq_2_pin[] map
  3289. */
  3290. if (irq >= nr_legacy_irqs) {
  3291. cfg = desc->chip_data;
  3292. if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
  3293. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3294. pin, irq);
  3295. return 0;
  3296. }
  3297. }
  3298. setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
  3299. return 0;
  3300. }
  3301. int io_apic_set_pci_routing(struct device *dev, int irq,
  3302. struct io_apic_irq_attr *irq_attr)
  3303. {
  3304. int ioapic, pin;
  3305. /*
  3306. * Avoid pin reprogramming. PRTs typically include entries
  3307. * with redundant pin->gsi mappings (but unique PCI devices);
  3308. * we only program the IOAPIC on the first.
  3309. */
  3310. ioapic = irq_attr->ioapic;
  3311. pin = irq_attr->ioapic_pin;
  3312. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3313. pr_debug("Pin %d-%d already programmed\n",
  3314. mp_ioapics[ioapic].apicid, pin);
  3315. return 0;
  3316. }
  3317. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3318. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3319. }
  3320. u8 __init io_apic_unique_id(u8 id)
  3321. {
  3322. #ifdef CONFIG_X86_32
  3323. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3324. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3325. return io_apic_get_unique_id(nr_ioapics, id);
  3326. else
  3327. return id;
  3328. #else
  3329. int i;
  3330. DECLARE_BITMAP(used, 256);
  3331. bitmap_zero(used, 256);
  3332. for (i = 0; i < nr_ioapics; i++) {
  3333. struct mpc_ioapic *ia = &mp_ioapics[i];
  3334. __set_bit(ia->apicid, used);
  3335. }
  3336. if (!test_bit(id, used))
  3337. return id;
  3338. return find_first_zero_bit(used, 256);
  3339. #endif
  3340. }
  3341. #ifdef CONFIG_X86_32
  3342. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3343. {
  3344. union IO_APIC_reg_00 reg_00;
  3345. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3346. physid_mask_t tmp;
  3347. unsigned long flags;
  3348. int i = 0;
  3349. /*
  3350. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3351. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3352. * supports up to 16 on one shared APIC bus.
  3353. *
  3354. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3355. * advantage of new APIC bus architecture.
  3356. */
  3357. if (physids_empty(apic_id_map))
  3358. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3359. spin_lock_irqsave(&ioapic_lock, flags);
  3360. reg_00.raw = io_apic_read(ioapic, 0);
  3361. spin_unlock_irqrestore(&ioapic_lock, flags);
  3362. if (apic_id >= get_physical_broadcast()) {
  3363. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3364. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3365. apic_id = reg_00.bits.ID;
  3366. }
  3367. /*
  3368. * Every APIC in a system must have a unique ID or we get lots of nice
  3369. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3370. */
  3371. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3372. for (i = 0; i < get_physical_broadcast(); i++) {
  3373. if (!apic->check_apicid_used(&apic_id_map, i))
  3374. break;
  3375. }
  3376. if (i == get_physical_broadcast())
  3377. panic("Max apic_id exceeded!\n");
  3378. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3379. "trying %d\n", ioapic, apic_id, i);
  3380. apic_id = i;
  3381. }
  3382. apic->apicid_to_cpu_present(apic_id, &tmp);
  3383. physids_or(apic_id_map, apic_id_map, tmp);
  3384. if (reg_00.bits.ID != apic_id) {
  3385. reg_00.bits.ID = apic_id;
  3386. spin_lock_irqsave(&ioapic_lock, flags);
  3387. io_apic_write(ioapic, 0, reg_00.raw);
  3388. reg_00.raw = io_apic_read(ioapic, 0);
  3389. spin_unlock_irqrestore(&ioapic_lock, flags);
  3390. /* Sanity check */
  3391. if (reg_00.bits.ID != apic_id) {
  3392. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3393. return -1;
  3394. }
  3395. }
  3396. apic_printk(APIC_VERBOSE, KERN_INFO
  3397. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3398. return apic_id;
  3399. }
  3400. #endif
  3401. int __init io_apic_get_version(int ioapic)
  3402. {
  3403. union IO_APIC_reg_01 reg_01;
  3404. unsigned long flags;
  3405. spin_lock_irqsave(&ioapic_lock, flags);
  3406. reg_01.raw = io_apic_read(ioapic, 1);
  3407. spin_unlock_irqrestore(&ioapic_lock, flags);
  3408. return reg_01.bits.version;
  3409. }
  3410. int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
  3411. {
  3412. int i;
  3413. if (skip_ioapic_setup)
  3414. return -1;
  3415. for (i = 0; i < mp_irq_entries; i++)
  3416. if (mp_irqs[i].irqtype == mp_INT &&
  3417. mp_irqs[i].srcbusirq == bus_irq)
  3418. break;
  3419. if (i >= mp_irq_entries)
  3420. return -1;
  3421. *trigger = irq_trigger(i);
  3422. *polarity = irq_polarity(i);
  3423. return 0;
  3424. }
  3425. /*
  3426. * This function currently is only a helper for the i386 smp boot process where
  3427. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3428. * so mask in all cases should simply be apic->target_cpus()
  3429. */
  3430. #ifdef CONFIG_SMP
  3431. void __init setup_ioapic_dest(void)
  3432. {
  3433. int pin, ioapic = 0, irq, irq_entry;
  3434. struct irq_desc *desc;
  3435. const struct cpumask *mask;
  3436. if (skip_ioapic_setup == 1)
  3437. return;
  3438. #ifdef CONFIG_ACPI
  3439. if (!acpi_disabled && acpi_ioapic) {
  3440. ioapic = mp_find_ioapic(0);
  3441. if (ioapic < 0)
  3442. ioapic = 0;
  3443. }
  3444. #endif
  3445. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3446. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3447. if (irq_entry == -1)
  3448. continue;
  3449. irq = pin_2_irq(irq_entry, ioapic, pin);
  3450. desc = irq_to_desc(irq);
  3451. /*
  3452. * Honour affinities which have been set in early boot
  3453. */
  3454. if (desc->status &
  3455. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3456. mask = desc->affinity;
  3457. else
  3458. mask = apic->target_cpus();
  3459. if (intr_remapping_enabled)
  3460. set_ir_ioapic_affinity_irq_desc(desc, mask);
  3461. else
  3462. set_ioapic_affinity_irq_desc(desc, mask);
  3463. }
  3464. }
  3465. #endif
  3466. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3467. static struct resource *ioapic_resources;
  3468. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3469. {
  3470. unsigned long n;
  3471. struct resource *res;
  3472. char *mem;
  3473. int i;
  3474. if (nr_ioapics <= 0)
  3475. return NULL;
  3476. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3477. n *= nr_ioapics;
  3478. mem = alloc_bootmem(n);
  3479. res = (void *)mem;
  3480. mem += sizeof(struct resource) * nr_ioapics;
  3481. for (i = 0; i < nr_ioapics; i++) {
  3482. res[i].name = mem;
  3483. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3484. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3485. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3486. }
  3487. ioapic_resources = res;
  3488. return res;
  3489. }
  3490. void __init ioapic_init_mappings(void)
  3491. {
  3492. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3493. struct resource *ioapic_res;
  3494. int i;
  3495. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3496. for (i = 0; i < nr_ioapics; i++) {
  3497. if (smp_found_config) {
  3498. ioapic_phys = mp_ioapics[i].apicaddr;
  3499. #ifdef CONFIG_X86_32
  3500. if (!ioapic_phys) {
  3501. printk(KERN_ERR
  3502. "WARNING: bogus zero IO-APIC "
  3503. "address found in MPTABLE, "
  3504. "disabling IO/APIC support!\n");
  3505. smp_found_config = 0;
  3506. skip_ioapic_setup = 1;
  3507. goto fake_ioapic_page;
  3508. }
  3509. #endif
  3510. } else {
  3511. #ifdef CONFIG_X86_32
  3512. fake_ioapic_page:
  3513. #endif
  3514. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3515. ioapic_phys = __pa(ioapic_phys);
  3516. }
  3517. set_fixmap_nocache(idx, ioapic_phys);
  3518. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3519. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3520. ioapic_phys);
  3521. idx++;
  3522. ioapic_res->start = ioapic_phys;
  3523. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3524. ioapic_res++;
  3525. }
  3526. }
  3527. void __init ioapic_insert_resources(void)
  3528. {
  3529. int i;
  3530. struct resource *r = ioapic_resources;
  3531. if (!r) {
  3532. if (nr_ioapics > 0)
  3533. printk(KERN_ERR
  3534. "IO APIC resources couldn't be allocated.\n");
  3535. return;
  3536. }
  3537. for (i = 0; i < nr_ioapics; i++) {
  3538. insert_resource(&iomem_resource, r);
  3539. r++;
  3540. }
  3541. }
  3542. int mp_find_ioapic(int gsi)
  3543. {
  3544. int i = 0;
  3545. /* Find the IOAPIC that manages this GSI. */
  3546. for (i = 0; i < nr_ioapics; i++) {
  3547. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3548. && (gsi <= mp_gsi_routing[i].gsi_end))
  3549. return i;
  3550. }
  3551. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3552. return -1;
  3553. }
  3554. int mp_find_ioapic_pin(int ioapic, int gsi)
  3555. {
  3556. if (WARN_ON(ioapic == -1))
  3557. return -1;
  3558. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3559. return -1;
  3560. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3561. }
  3562. static int bad_ioapic(unsigned long address)
  3563. {
  3564. if (nr_ioapics >= MAX_IO_APICS) {
  3565. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3566. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3567. return 1;
  3568. }
  3569. if (!address) {
  3570. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3571. " found in table, skipping!\n");
  3572. return 1;
  3573. }
  3574. return 0;
  3575. }
  3576. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3577. {
  3578. int idx = 0;
  3579. if (bad_ioapic(address))
  3580. return;
  3581. idx = nr_ioapics;
  3582. mp_ioapics[idx].type = MP_IOAPIC;
  3583. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3584. mp_ioapics[idx].apicaddr = address;
  3585. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3586. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3587. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3588. /*
  3589. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3590. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3591. */
  3592. mp_gsi_routing[idx].gsi_base = gsi_base;
  3593. mp_gsi_routing[idx].gsi_end = gsi_base +
  3594. io_apic_get_redir_entries(idx);
  3595. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3596. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3597. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3598. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3599. nr_ioapics++;
  3600. }