kvm.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. #ifndef _ASM_X86_KVM_H
  2. #define _ASM_X86_KVM_H
  3. /*
  4. * KVM x86 specific structures and definitions
  5. *
  6. */
  7. #include <linux/types.h>
  8. #include <linux/ioctl.h>
  9. /* Select x86 specific features in <linux/kvm.h> */
  10. #define __KVM_HAVE_PIT
  11. #define __KVM_HAVE_IOAPIC
  12. #define __KVM_HAVE_DEVICE_ASSIGNMENT
  13. #define __KVM_HAVE_MSI
  14. #define __KVM_HAVE_USER_NMI
  15. #define __KVM_HAVE_GUEST_DEBUG
  16. #define __KVM_HAVE_MSIX
  17. #define __KVM_HAVE_MCE
  18. #define __KVM_HAVE_PIT_STATE2
  19. #define __KVM_HAVE_XEN_HVM
  20. #define __KVM_HAVE_VCPU_EVENTS
  21. /* Architectural interrupt line count. */
  22. #define KVM_NR_INTERRUPTS 256
  23. struct kvm_memory_alias {
  24. __u32 slot; /* this has a different namespace than memory slots */
  25. __u32 flags;
  26. __u64 guest_phys_addr;
  27. __u64 memory_size;
  28. __u64 target_phys_addr;
  29. };
  30. /* for KVM_GET_IRQCHIP and KVM_SET_IRQCHIP */
  31. struct kvm_pic_state {
  32. __u8 last_irr; /* edge detection */
  33. __u8 irr; /* interrupt request register */
  34. __u8 imr; /* interrupt mask register */
  35. __u8 isr; /* interrupt service register */
  36. __u8 priority_add; /* highest irq priority */
  37. __u8 irq_base;
  38. __u8 read_reg_select;
  39. __u8 poll;
  40. __u8 special_mask;
  41. __u8 init_state;
  42. __u8 auto_eoi;
  43. __u8 rotate_on_auto_eoi;
  44. __u8 special_fully_nested_mode;
  45. __u8 init4; /* true if 4 byte init */
  46. __u8 elcr; /* PIIX edge/trigger selection */
  47. __u8 elcr_mask;
  48. };
  49. #define KVM_IOAPIC_NUM_PINS 24
  50. struct kvm_ioapic_state {
  51. __u64 base_address;
  52. __u32 ioregsel;
  53. __u32 id;
  54. __u32 irr;
  55. __u32 pad;
  56. union {
  57. __u64 bits;
  58. struct {
  59. __u8 vector;
  60. __u8 delivery_mode:3;
  61. __u8 dest_mode:1;
  62. __u8 delivery_status:1;
  63. __u8 polarity:1;
  64. __u8 remote_irr:1;
  65. __u8 trig_mode:1;
  66. __u8 mask:1;
  67. __u8 reserve:7;
  68. __u8 reserved[4];
  69. __u8 dest_id;
  70. } fields;
  71. } redirtbl[KVM_IOAPIC_NUM_PINS];
  72. };
  73. #define KVM_IRQCHIP_PIC_MASTER 0
  74. #define KVM_IRQCHIP_PIC_SLAVE 1
  75. #define KVM_IRQCHIP_IOAPIC 2
  76. #define KVM_NR_IRQCHIPS 3
  77. /* for KVM_GET_REGS and KVM_SET_REGS */
  78. struct kvm_regs {
  79. /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */
  80. __u64 rax, rbx, rcx, rdx;
  81. __u64 rsi, rdi, rsp, rbp;
  82. __u64 r8, r9, r10, r11;
  83. __u64 r12, r13, r14, r15;
  84. __u64 rip, rflags;
  85. };
  86. /* for KVM_GET_LAPIC and KVM_SET_LAPIC */
  87. #define KVM_APIC_REG_SIZE 0x400
  88. struct kvm_lapic_state {
  89. char regs[KVM_APIC_REG_SIZE];
  90. };
  91. struct kvm_segment {
  92. __u64 base;
  93. __u32 limit;
  94. __u16 selector;
  95. __u8 type;
  96. __u8 present, dpl, db, s, l, g, avl;
  97. __u8 unusable;
  98. __u8 padding;
  99. };
  100. struct kvm_dtable {
  101. __u64 base;
  102. __u16 limit;
  103. __u16 padding[3];
  104. };
  105. /* for KVM_GET_SREGS and KVM_SET_SREGS */
  106. struct kvm_sregs {
  107. /* out (KVM_GET_SREGS) / in (KVM_SET_SREGS) */
  108. struct kvm_segment cs, ds, es, fs, gs, ss;
  109. struct kvm_segment tr, ldt;
  110. struct kvm_dtable gdt, idt;
  111. __u64 cr0, cr2, cr3, cr4, cr8;
  112. __u64 efer;
  113. __u64 apic_base;
  114. __u64 interrupt_bitmap[(KVM_NR_INTERRUPTS + 63) / 64];
  115. };
  116. /* for KVM_GET_FPU and KVM_SET_FPU */
  117. struct kvm_fpu {
  118. __u8 fpr[8][16];
  119. __u16 fcw;
  120. __u16 fsw;
  121. __u8 ftwx; /* in fxsave format */
  122. __u8 pad1;
  123. __u16 last_opcode;
  124. __u64 last_ip;
  125. __u64 last_dp;
  126. __u8 xmm[16][16];
  127. __u32 mxcsr;
  128. __u32 pad2;
  129. };
  130. struct kvm_msr_entry {
  131. __u32 index;
  132. __u32 reserved;
  133. __u64 data;
  134. };
  135. /* for KVM_GET_MSRS and KVM_SET_MSRS */
  136. struct kvm_msrs {
  137. __u32 nmsrs; /* number of msrs in entries */
  138. __u32 pad;
  139. struct kvm_msr_entry entries[0];
  140. };
  141. /* for KVM_GET_MSR_INDEX_LIST */
  142. struct kvm_msr_list {
  143. __u32 nmsrs; /* number of msrs in entries */
  144. __u32 indices[0];
  145. };
  146. struct kvm_cpuid_entry {
  147. __u32 function;
  148. __u32 eax;
  149. __u32 ebx;
  150. __u32 ecx;
  151. __u32 edx;
  152. __u32 padding;
  153. };
  154. /* for KVM_SET_CPUID */
  155. struct kvm_cpuid {
  156. __u32 nent;
  157. __u32 padding;
  158. struct kvm_cpuid_entry entries[0];
  159. };
  160. struct kvm_cpuid_entry2 {
  161. __u32 function;
  162. __u32 index;
  163. __u32 flags;
  164. __u32 eax;
  165. __u32 ebx;
  166. __u32 ecx;
  167. __u32 edx;
  168. __u32 padding[3];
  169. };
  170. #define KVM_CPUID_FLAG_SIGNIFCANT_INDEX 1
  171. #define KVM_CPUID_FLAG_STATEFUL_FUNC 2
  172. #define KVM_CPUID_FLAG_STATE_READ_NEXT 4
  173. /* for KVM_SET_CPUID2 */
  174. struct kvm_cpuid2 {
  175. __u32 nent;
  176. __u32 padding;
  177. struct kvm_cpuid_entry2 entries[0];
  178. };
  179. /* for KVM_GET_PIT and KVM_SET_PIT */
  180. struct kvm_pit_channel_state {
  181. __u32 count; /* can be 65536 */
  182. __u16 latched_count;
  183. __u8 count_latched;
  184. __u8 status_latched;
  185. __u8 status;
  186. __u8 read_state;
  187. __u8 write_state;
  188. __u8 write_latch;
  189. __u8 rw_mode;
  190. __u8 mode;
  191. __u8 bcd;
  192. __u8 gate;
  193. __s64 count_load_time;
  194. };
  195. struct kvm_debug_exit_arch {
  196. __u32 exception;
  197. __u32 pad;
  198. __u64 pc;
  199. __u64 dr6;
  200. __u64 dr7;
  201. };
  202. #define KVM_GUESTDBG_USE_SW_BP 0x00010000
  203. #define KVM_GUESTDBG_USE_HW_BP 0x00020000
  204. #define KVM_GUESTDBG_INJECT_DB 0x00040000
  205. #define KVM_GUESTDBG_INJECT_BP 0x00080000
  206. /* for KVM_SET_GUEST_DEBUG */
  207. struct kvm_guest_debug_arch {
  208. __u64 debugreg[8];
  209. };
  210. struct kvm_pit_state {
  211. struct kvm_pit_channel_state channels[3];
  212. };
  213. #define KVM_PIT_FLAGS_HPET_LEGACY 0x00000001
  214. struct kvm_pit_state2 {
  215. struct kvm_pit_channel_state channels[3];
  216. __u32 flags;
  217. __u32 reserved[9];
  218. };
  219. struct kvm_reinject_control {
  220. __u8 pit_reinject;
  221. __u8 reserved[31];
  222. };
  223. /* When set in flags, include corresponding fields on KVM_SET_VCPU_EVENTS */
  224. #define KVM_VCPUEVENT_VALID_NMI_PENDING 0x00000001
  225. #define KVM_VCPUEVENT_VALID_SIPI_VECTOR 0x00000002
  226. /* for KVM_GET/SET_VCPU_EVENTS */
  227. struct kvm_vcpu_events {
  228. struct {
  229. __u8 injected;
  230. __u8 nr;
  231. __u8 has_error_code;
  232. __u8 pad;
  233. __u32 error_code;
  234. } exception;
  235. struct {
  236. __u8 injected;
  237. __u8 nr;
  238. __u8 soft;
  239. __u8 pad;
  240. } interrupt;
  241. struct {
  242. __u8 injected;
  243. __u8 pending;
  244. __u8 masked;
  245. __u8 pad;
  246. } nmi;
  247. __u32 sipi_vector;
  248. __u32 flags;
  249. __u32 reserved[10];
  250. };
  251. #endif /* _ASM_X86_KVM_H */