pci_64.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. #ifndef __SPARC64_PCI_H
  2. #define __SPARC64_PCI_H
  3. #ifdef __KERNEL__
  4. #include <linux/dma-mapping.h>
  5. /* Can be used to override the logic in pci_scan_bus for skipping
  6. * already-configured bus numbers - to be used for buggy BIOSes
  7. * or architectures with incomplete PCI setup by the loader.
  8. */
  9. #define pcibios_assign_all_busses() 0
  10. #define PCIBIOS_MIN_IO 0UL
  11. #define PCIBIOS_MIN_MEM 0UL
  12. #define PCI_IRQ_NONE 0xffffffff
  13. static inline void pcibios_set_master(struct pci_dev *dev)
  14. {
  15. /* No special bus mastering setup handling */
  16. }
  17. static inline void pcibios_penalize_isa_irq(int irq, int active)
  18. {
  19. /* We don't do dynamic PCI IRQ allocation */
  20. }
  21. /* The PCI address space does not equal the physical memory
  22. * address space. The networking and block device layers use
  23. * this boolean for bounce buffer decisions.
  24. */
  25. #define PCI_DMA_BUS_IS_PHYS (0)
  26. /* pci_unmap_{single,page} is not a nop, thus... */
  27. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
  28. dma_addr_t ADDR_NAME;
  29. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
  30. __u32 LEN_NAME;
  31. #define pci_unmap_addr(PTR, ADDR_NAME) \
  32. ((PTR)->ADDR_NAME)
  33. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
  34. (((PTR)->ADDR_NAME) = (VAL))
  35. #define pci_unmap_len(PTR, LEN_NAME) \
  36. ((PTR)->LEN_NAME)
  37. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
  38. (((PTR)->LEN_NAME) = (VAL))
  39. /* PCI IOMMU mapping bypass support. */
  40. /* PCI 64-bit addressing works for all slots on all controller
  41. * types on sparc64. However, it requires that the device
  42. * can drive enough of the 64 bits.
  43. */
  44. #define PCI64_REQUIRED_MASK (~(dma64_addr_t)0)
  45. #define PCI64_ADDR_BASE 0xfffc000000000000UL
  46. #ifdef CONFIG_PCI
  47. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  48. enum pci_dma_burst_strategy *strat,
  49. unsigned long *strategy_parameter)
  50. {
  51. unsigned long cacheline_size;
  52. u8 byte;
  53. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  54. if (byte == 0)
  55. cacheline_size = 1024;
  56. else
  57. cacheline_size = (int) byte * 4;
  58. *strat = PCI_DMA_BURST_BOUNDARY;
  59. *strategy_parameter = cacheline_size;
  60. }
  61. #endif
  62. /* Return the index of the PCI controller for device PDEV. */
  63. extern int pci_domain_nr(struct pci_bus *bus);
  64. static inline int pci_proc_domain(struct pci_bus *bus)
  65. {
  66. return 1;
  67. }
  68. /* Platform support for /proc/bus/pci/X/Y mmap()s. */
  69. #define HAVE_PCI_MMAP
  70. #define HAVE_ARCH_PCI_GET_UNMAPPED_AREA
  71. #define get_pci_unmapped_area get_fb_unmapped_area
  72. extern int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  73. enum pci_mmap_state mmap_state,
  74. int write_combine);
  75. extern void
  76. pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  77. struct resource *res);
  78. extern void
  79. pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  80. struct pci_bus_region *region);
  81. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  82. {
  83. return PCI_IRQ_NONE;
  84. }
  85. struct device_node;
  86. extern struct device_node *pci_device_to_OF_node(struct pci_dev *pdev);
  87. #define HAVE_ARCH_PCI_RESOURCE_TO_USER
  88. extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
  89. const struct resource *rsrc,
  90. resource_size_t *start, resource_size_t *end);
  91. #endif /* __KERNEL__ */
  92. #endif /* __SPARC64_PCI_H */