setup-shx3.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * SH-X3 Prototype Setup
  3. *
  4. * Copyright (C) 2007 - 2009 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/io.h>
  15. #include <linux/sh_timer.h>
  16. #include <asm/mmzone.h>
  17. /*
  18. * This intentionally only registers SCIF ports 0, 1, and 3. SCIF 2
  19. * INTEVT values overlap with the FPU EXPEVT ones, requiring special
  20. * demuxing in the exception dispatch path.
  21. *
  22. * As this overlap is something that never should have made it in to
  23. * silicon in the first place, we just refuse to deal with the port at
  24. * all rather than adding infrastructure to hack around it.
  25. */
  26. static struct plat_sci_port scif0_platform_data = {
  27. .mapbase = 0xffc30000,
  28. .flags = UPF_BOOT_AUTOCONF,
  29. .type = PORT_SCIF,
  30. .irqs = { 40, 41, 43, 42 },
  31. };
  32. static struct platform_device scif0_device = {
  33. .name = "sh-sci",
  34. .id = 0,
  35. .dev = {
  36. .platform_data = &scif0_platform_data,
  37. },
  38. };
  39. static struct plat_sci_port scif1_platform_data = {
  40. .mapbase = 0xffc40000,
  41. .flags = UPF_BOOT_AUTOCONF,
  42. .type = PORT_SCIF,
  43. .irqs = { 44, 45, 47, 46 },
  44. };
  45. static struct platform_device scif1_device = {
  46. .name = "sh-sci",
  47. .id = 1,
  48. .dev = {
  49. .platform_data = &scif1_platform_data,
  50. },
  51. };
  52. static struct plat_sci_port scif2_platform_data = {
  53. .mapbase = 0xffc60000,
  54. .flags = UPF_BOOT_AUTOCONF,
  55. .type = PORT_SCIF,
  56. .irqs = { 52, 53, 55, 54 },
  57. };
  58. static struct platform_device scif2_device = {
  59. .name = "sh-sci",
  60. .id = 2,
  61. .dev = {
  62. .platform_data = &scif2_platform_data,
  63. },
  64. };
  65. static struct sh_timer_config tmu0_platform_data = {
  66. .name = "TMU0",
  67. .channel_offset = 0x04,
  68. .timer_bit = 0,
  69. .clk = "peripheral_clk",
  70. .clockevent_rating = 200,
  71. };
  72. static struct resource tmu0_resources[] = {
  73. [0] = {
  74. .name = "TMU0",
  75. .start = 0xffc10008,
  76. .end = 0xffc10013,
  77. .flags = IORESOURCE_MEM,
  78. },
  79. [1] = {
  80. .start = 16,
  81. .flags = IORESOURCE_IRQ,
  82. },
  83. };
  84. static struct platform_device tmu0_device = {
  85. .name = "sh_tmu",
  86. .id = 0,
  87. .dev = {
  88. .platform_data = &tmu0_platform_data,
  89. },
  90. .resource = tmu0_resources,
  91. .num_resources = ARRAY_SIZE(tmu0_resources),
  92. };
  93. static struct sh_timer_config tmu1_platform_data = {
  94. .name = "TMU1",
  95. .channel_offset = 0x10,
  96. .timer_bit = 1,
  97. .clk = "peripheral_clk",
  98. .clocksource_rating = 200,
  99. };
  100. static struct resource tmu1_resources[] = {
  101. [0] = {
  102. .name = "TMU1",
  103. .start = 0xffc10014,
  104. .end = 0xffc1001f,
  105. .flags = IORESOURCE_MEM,
  106. },
  107. [1] = {
  108. .start = 17,
  109. .flags = IORESOURCE_IRQ,
  110. },
  111. };
  112. static struct platform_device tmu1_device = {
  113. .name = "sh_tmu",
  114. .id = 1,
  115. .dev = {
  116. .platform_data = &tmu1_platform_data,
  117. },
  118. .resource = tmu1_resources,
  119. .num_resources = ARRAY_SIZE(tmu1_resources),
  120. };
  121. static struct sh_timer_config tmu2_platform_data = {
  122. .name = "TMU2",
  123. .channel_offset = 0x1c,
  124. .timer_bit = 2,
  125. .clk = "peripheral_clk",
  126. };
  127. static struct resource tmu2_resources[] = {
  128. [0] = {
  129. .name = "TMU2",
  130. .start = 0xffc10020,
  131. .end = 0xffc1002f,
  132. .flags = IORESOURCE_MEM,
  133. },
  134. [1] = {
  135. .start = 18,
  136. .flags = IORESOURCE_IRQ,
  137. },
  138. };
  139. static struct platform_device tmu2_device = {
  140. .name = "sh_tmu",
  141. .id = 2,
  142. .dev = {
  143. .platform_data = &tmu2_platform_data,
  144. },
  145. .resource = tmu2_resources,
  146. .num_resources = ARRAY_SIZE(tmu2_resources),
  147. };
  148. static struct sh_timer_config tmu3_platform_data = {
  149. .name = "TMU3",
  150. .channel_offset = 0x04,
  151. .timer_bit = 0,
  152. .clk = "peripheral_clk",
  153. };
  154. static struct resource tmu3_resources[] = {
  155. [0] = {
  156. .name = "TMU3",
  157. .start = 0xffc20008,
  158. .end = 0xffc20013,
  159. .flags = IORESOURCE_MEM,
  160. },
  161. [1] = {
  162. .start = 19,
  163. .flags = IORESOURCE_IRQ,
  164. },
  165. };
  166. static struct platform_device tmu3_device = {
  167. .name = "sh_tmu",
  168. .id = 3,
  169. .dev = {
  170. .platform_data = &tmu3_platform_data,
  171. },
  172. .resource = tmu3_resources,
  173. .num_resources = ARRAY_SIZE(tmu3_resources),
  174. };
  175. static struct sh_timer_config tmu4_platform_data = {
  176. .name = "TMU4",
  177. .channel_offset = 0x10,
  178. .timer_bit = 1,
  179. .clk = "peripheral_clk",
  180. };
  181. static struct resource tmu4_resources[] = {
  182. [0] = {
  183. .name = "TMU4",
  184. .start = 0xffc20014,
  185. .end = 0xffc2001f,
  186. .flags = IORESOURCE_MEM,
  187. },
  188. [1] = {
  189. .start = 20,
  190. .flags = IORESOURCE_IRQ,
  191. },
  192. };
  193. static struct platform_device tmu4_device = {
  194. .name = "sh_tmu",
  195. .id = 4,
  196. .dev = {
  197. .platform_data = &tmu4_platform_data,
  198. },
  199. .resource = tmu4_resources,
  200. .num_resources = ARRAY_SIZE(tmu4_resources),
  201. };
  202. static struct sh_timer_config tmu5_platform_data = {
  203. .name = "TMU5",
  204. .channel_offset = 0x1c,
  205. .timer_bit = 2,
  206. .clk = "peripheral_clk",
  207. };
  208. static struct resource tmu5_resources[] = {
  209. [0] = {
  210. .name = "TMU5",
  211. .start = 0xffc20020,
  212. .end = 0xffc2002b,
  213. .flags = IORESOURCE_MEM,
  214. },
  215. [1] = {
  216. .start = 21,
  217. .flags = IORESOURCE_IRQ,
  218. },
  219. };
  220. static struct platform_device tmu5_device = {
  221. .name = "sh_tmu",
  222. .id = 5,
  223. .dev = {
  224. .platform_data = &tmu5_platform_data,
  225. },
  226. .resource = tmu5_resources,
  227. .num_resources = ARRAY_SIZE(tmu5_resources),
  228. };
  229. static struct platform_device *shx3_early_devices[] __initdata = {
  230. &scif0_device,
  231. &scif1_device,
  232. &scif2_device,
  233. &tmu0_device,
  234. &tmu1_device,
  235. &tmu2_device,
  236. &tmu3_device,
  237. &tmu4_device,
  238. &tmu5_device,
  239. };
  240. static int __init shx3_devices_setup(void)
  241. {
  242. return platform_add_devices(shx3_early_devices,
  243. ARRAY_SIZE(shx3_early_devices));
  244. }
  245. arch_initcall(shx3_devices_setup);
  246. void __init plat_early_device_setup(void)
  247. {
  248. early_platform_add_devices(shx3_early_devices,
  249. ARRAY_SIZE(shx3_early_devices));
  250. }
  251. enum {
  252. UNUSED = 0,
  253. /* interrupt sources */
  254. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  255. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  256. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  257. IRL_HHLL, IRL_HHLH, IRL_HHHL,
  258. IRQ0, IRQ1, IRQ2, IRQ3,
  259. HUDII,
  260. TMU0, TMU1, TMU2, TMU3, TMU4, TMU5,
  261. PCII0, PCII1, PCII2, PCII3, PCII4,
  262. PCII5, PCII6, PCII7, PCII8, PCII9,
  263. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  264. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  265. SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI,
  266. SCIF3_ERI, SCIF3_RXI, SCIF3_BRI, SCIF3_TXI,
  267. DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2, DMAC0_DMINT3,
  268. DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE,
  269. DU,
  270. DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8, DMAC1_DMINT9,
  271. DMAC1_DMINT10, DMAC1_DMINT11, DMAC1_DMAE,
  272. IIC, VIN0, VIN1, VCORE0, ATAPI,
  273. DTU0, DTU1, DTU2, DTU3,
  274. FE0, FE1,
  275. GPIO0, GPIO1, GPIO2, GPIO3,
  276. PAM, IRM,
  277. INTICI0, INTICI1, INTICI2, INTICI3,
  278. INTICI4, INTICI5, INTICI6, INTICI7,
  279. /* interrupt groups */
  280. IRL, PCII56789, SCIF0, SCIF1, SCIF2, SCIF3,
  281. DMAC0, DMAC1,
  282. };
  283. static struct intc_vect vectors[] __initdata = {
  284. INTC_VECT(HUDII, 0x3e0),
  285. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  286. INTC_VECT(TMU2, 0x440), INTC_VECT(TMU3, 0x460),
  287. INTC_VECT(TMU4, 0x480), INTC_VECT(TMU5, 0x4a0),
  288. INTC_VECT(PCII0, 0x500), INTC_VECT(PCII1, 0x520),
  289. INTC_VECT(PCII2, 0x540), INTC_VECT(PCII3, 0x560),
  290. INTC_VECT(PCII4, 0x580), INTC_VECT(PCII5, 0x5a0),
  291. INTC_VECT(PCII6, 0x5c0), INTC_VECT(PCII7, 0x5e0),
  292. INTC_VECT(PCII8, 0x600), INTC_VECT(PCII9, 0x620),
  293. INTC_VECT(SCIF0_ERI, 0x700), INTC_VECT(SCIF0_RXI, 0x720),
  294. INTC_VECT(SCIF0_BRI, 0x740), INTC_VECT(SCIF0_TXI, 0x760),
  295. INTC_VECT(SCIF1_ERI, 0x780), INTC_VECT(SCIF1_RXI, 0x7a0),
  296. INTC_VECT(SCIF1_BRI, 0x7c0), INTC_VECT(SCIF1_TXI, 0x7e0),
  297. INTC_VECT(SCIF3_ERI, 0x880), INTC_VECT(SCIF3_RXI, 0x8a0),
  298. INTC_VECT(SCIF3_BRI, 0x8c0), INTC_VECT(SCIF3_TXI, 0x8e0),
  299. INTC_VECT(DMAC0_DMINT0, 0x900), INTC_VECT(DMAC0_DMINT1, 0x920),
  300. INTC_VECT(DMAC0_DMINT2, 0x940), INTC_VECT(DMAC0_DMINT3, 0x960),
  301. INTC_VECT(DMAC0_DMINT4, 0x980), INTC_VECT(DMAC0_DMINT5, 0x9a0),
  302. INTC_VECT(DMAC0_DMAE, 0x9c0),
  303. INTC_VECT(DU, 0x9e0),
  304. INTC_VECT(DMAC1_DMINT6, 0xa00), INTC_VECT(DMAC1_DMINT7, 0xa20),
  305. INTC_VECT(DMAC1_DMINT8, 0xa40), INTC_VECT(DMAC1_DMINT9, 0xa60),
  306. INTC_VECT(DMAC1_DMINT10, 0xa80), INTC_VECT(DMAC1_DMINT11, 0xaa0),
  307. INTC_VECT(DMAC1_DMAE, 0xac0),
  308. INTC_VECT(IIC, 0xae0),
  309. INTC_VECT(VIN0, 0xb00), INTC_VECT(VIN1, 0xb20),
  310. INTC_VECT(VCORE0, 0xb00), INTC_VECT(ATAPI, 0xb60),
  311. INTC_VECT(DTU0, 0xc00), INTC_VECT(DTU0, 0xc20),
  312. INTC_VECT(DTU0, 0xc40),
  313. INTC_VECT(DTU1, 0xc60), INTC_VECT(DTU1, 0xc80),
  314. INTC_VECT(DTU1, 0xca0),
  315. INTC_VECT(DTU2, 0xcc0), INTC_VECT(DTU2, 0xce0),
  316. INTC_VECT(DTU2, 0xd00),
  317. INTC_VECT(DTU3, 0xd20), INTC_VECT(DTU3, 0xd40),
  318. INTC_VECT(DTU3, 0xd60),
  319. INTC_VECT(FE0, 0xe00), INTC_VECT(FE1, 0xe20),
  320. INTC_VECT(GPIO0, 0xe40), INTC_VECT(GPIO1, 0xe60),
  321. INTC_VECT(GPIO2, 0xe80), INTC_VECT(GPIO3, 0xea0),
  322. INTC_VECT(PAM, 0xec0), INTC_VECT(IRM, 0xee0),
  323. INTC_VECT(INTICI0, 0xf00), INTC_VECT(INTICI1, 0xf20),
  324. INTC_VECT(INTICI2, 0xf40), INTC_VECT(INTICI3, 0xf60),
  325. INTC_VECT(INTICI4, 0xf80), INTC_VECT(INTICI5, 0xfa0),
  326. INTC_VECT(INTICI6, 0xfc0), INTC_VECT(INTICI7, 0xfe0),
  327. };
  328. static struct intc_group groups[] __initdata = {
  329. INTC_GROUP(IRL, IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  330. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  331. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  332. IRL_HHLL, IRL_HHLH, IRL_HHHL),
  333. INTC_GROUP(PCII56789, PCII5, PCII6, PCII7, PCII8, PCII9),
  334. INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI),
  335. INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI),
  336. INTC_GROUP(SCIF3, SCIF3_ERI, SCIF3_RXI, SCIF3_BRI, SCIF3_TXI),
  337. INTC_GROUP(DMAC0, DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2,
  338. DMAC0_DMINT3, DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE),
  339. INTC_GROUP(DMAC1, DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8,
  340. DMAC1_DMINT9, DMAC1_DMINT10, DMAC1_DMINT11),
  341. };
  342. static struct intc_mask_reg mask_registers[] __initdata = {
  343. { 0xfe410030, 0xfe410050, 32, /* CnINTMSK0 / CnINTMSKCLR0 */
  344. { IRQ0, IRQ1, IRQ2, IRQ3 } },
  345. { 0xfe410040, 0xfe410060, 32, /* CnINTMSK1 / CnINTMSKCLR1 */
  346. { IRL } },
  347. { 0xfe410820, 0xfe410850, 32, /* CnINT2MSK0 / CnINT2MSKCLR0 */
  348. { FE1, FE0, 0, ATAPI, VCORE0, VIN1, VIN0, IIC,
  349. DU, GPIO3, GPIO2, GPIO1, GPIO0, PAM, 0, 0,
  350. 0, 0, 0, 0, 0, 0, 0, 0, /* HUDI bits ignored */
  351. 0, TMU5, TMU4, TMU3, TMU2, TMU1, TMU0, 0, } },
  352. { 0xfe410830, 0xfe410860, 32, /* CnINT2MSK1 / CnINT2MSKCLR1 */
  353. { 0, 0, 0, 0, DTU3, DTU2, DTU1, DTU0, /* IRM bits ignored */
  354. PCII9, PCII8, PCII7, PCII6, PCII5, PCII4, PCII3, PCII2,
  355. PCII1, PCII0, DMAC1_DMAE, DMAC1_DMINT11,
  356. DMAC1_DMINT10, DMAC1_DMINT9, DMAC1_DMINT8, DMAC1_DMINT7,
  357. DMAC1_DMINT6, DMAC0_DMAE, DMAC0_DMINT5, DMAC0_DMINT4,
  358. DMAC0_DMINT3, DMAC0_DMINT2, DMAC0_DMINT1, DMAC0_DMINT0 } },
  359. { 0xfe410840, 0xfe410870, 32, /* CnINT2MSK2 / CnINT2MSKCLR2 */
  360. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  361. SCIF3_TXI, SCIF3_BRI, SCIF3_RXI, SCIF3_ERI,
  362. SCIF2_TXI, SCIF2_BRI, SCIF2_RXI, SCIF2_ERI,
  363. SCIF1_TXI, SCIF1_BRI, SCIF1_RXI, SCIF1_ERI,
  364. SCIF0_TXI, SCIF0_BRI, SCIF0_RXI, SCIF0_ERI } },
  365. };
  366. static struct intc_prio_reg prio_registers[] __initdata = {
  367. { 0xfe410010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  368. { 0xfe410800, 0, 32, 4, /* INT2PRI0 */ { 0, HUDII, TMU5, TMU4,
  369. TMU3, TMU2, TMU1, TMU0 } },
  370. { 0xfe410804, 0, 32, 4, /* INT2PRI1 */ { DTU3, DTU2, DTU1, DTU0,
  371. SCIF3, SCIF2,
  372. SCIF1, SCIF0 } },
  373. { 0xfe410808, 0, 32, 4, /* INT2PRI2 */ { DMAC1, DMAC0,
  374. PCII56789, PCII4,
  375. PCII3, PCII2,
  376. PCII1, PCII0 } },
  377. { 0xfe41080c, 0, 32, 4, /* INT2PRI3 */ { FE1, FE0, ATAPI, VCORE0,
  378. VIN1, VIN0, IIC, DU} },
  379. { 0xfe410810, 0, 32, 4, /* INT2PRI4 */ { 0, 0, PAM, GPIO3,
  380. GPIO2, GPIO1, GPIO0, IRM } },
  381. { 0xfe410090, 0xfe4100a0, 32, 4, /* CnICIPRI / CnICIPRICLR */
  382. { INTICI7, INTICI6, INTICI5, INTICI4,
  383. INTICI3, INTICI2, INTICI1, INTICI0 }, INTC_SMP(4, 4) },
  384. };
  385. static DECLARE_INTC_DESC(intc_desc, "shx3", vectors, groups,
  386. mask_registers, prio_registers, NULL);
  387. /* Support for external interrupt pins in IRQ mode */
  388. static struct intc_vect vectors_irq[] __initdata = {
  389. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  390. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  391. };
  392. static struct intc_sense_reg sense_registers[] __initdata = {
  393. { 0xfe41001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  394. };
  395. static DECLARE_INTC_DESC(intc_desc_irq, "shx3-irq", vectors_irq, groups,
  396. mask_registers, prio_registers, sense_registers);
  397. /* External interrupt pins in IRL mode */
  398. static struct intc_vect vectors_irl[] __initdata = {
  399. INTC_VECT(IRL_LLLL, 0x200), INTC_VECT(IRL_LLLH, 0x220),
  400. INTC_VECT(IRL_LLHL, 0x240), INTC_VECT(IRL_LLHH, 0x260),
  401. INTC_VECT(IRL_LHLL, 0x280), INTC_VECT(IRL_LHLH, 0x2a0),
  402. INTC_VECT(IRL_LHHL, 0x2c0), INTC_VECT(IRL_LHHH, 0x2e0),
  403. INTC_VECT(IRL_HLLL, 0x300), INTC_VECT(IRL_HLLH, 0x320),
  404. INTC_VECT(IRL_HLHL, 0x340), INTC_VECT(IRL_HLHH, 0x360),
  405. INTC_VECT(IRL_HHLL, 0x380), INTC_VECT(IRL_HHLH, 0x3a0),
  406. INTC_VECT(IRL_HHHL, 0x3c0),
  407. };
  408. static DECLARE_INTC_DESC(intc_desc_irl, "shx3-irl", vectors_irl, groups,
  409. mask_registers, prio_registers, NULL);
  410. void __init plat_irq_setup_pins(int mode)
  411. {
  412. switch (mode) {
  413. case IRQ_MODE_IRQ:
  414. register_intc_controller(&intc_desc_irq);
  415. break;
  416. case IRQ_MODE_IRL3210:
  417. register_intc_controller(&intc_desc_irl);
  418. break;
  419. default:
  420. BUG();
  421. }
  422. }
  423. void __init plat_irq_setup(void)
  424. {
  425. register_intc_controller(&intc_desc);
  426. }
  427. void __init plat_mem_setup(void)
  428. {
  429. unsigned int nid = 1;
  430. /* Register CPU#0 URAM space as Node 1 */
  431. setup_bootmem_node(nid++, 0x145f0000, 0x14610000); /* CPU0 */
  432. #if 0
  433. /* XXX: Not yet.. */
  434. setup_bootmem_node(nid++, 0x14df0000, 0x14e10000); /* CPU1 */
  435. setup_bootmem_node(nid++, 0x155f0000, 0x15610000); /* CPU2 */
  436. setup_bootmem_node(nid++, 0x15df0000, 0x15e10000); /* CPU3 */
  437. #endif
  438. setup_bootmem_node(nid++, 0x16000000, 0x16020000); /* CSM */
  439. }