setup-sh7724.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161
  1. /*
  2. * SH7724 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * Based on SH7723 Setup
  9. * Copyright (C) 2008 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/platform_device.h>
  16. #include <linux/init.h>
  17. #include <linux/serial.h>
  18. #include <linux/mm.h>
  19. #include <linux/serial_sci.h>
  20. #include <linux/uio_driver.h>
  21. #include <linux/sh_timer.h>
  22. #include <linux/io.h>
  23. #include <linux/notifier.h>
  24. #include <asm/suspend.h>
  25. #include <asm/clock.h>
  26. #include <asm/dma-sh.h>
  27. #include <asm/mmzone.h>
  28. #include <cpu/sh7724.h>
  29. /* DMA */
  30. static struct sh_dmae_pdata dma_platform_data = {
  31. .mode = SHDMA_DMAOR1,
  32. };
  33. static struct platform_device dma_device = {
  34. .name = "sh-dma-engine",
  35. .id = -1,
  36. .dev = {
  37. .platform_data = &dma_platform_data,
  38. },
  39. };
  40. /* Serial */
  41. static struct plat_sci_port scif0_platform_data = {
  42. .mapbase = 0xffe00000,
  43. .flags = UPF_BOOT_AUTOCONF,
  44. .type = PORT_SCIF,
  45. .irqs = { 80, 80, 80, 80 },
  46. .clk = "scif0",
  47. };
  48. static struct platform_device scif0_device = {
  49. .name = "sh-sci",
  50. .id = 0,
  51. .dev = {
  52. .platform_data = &scif0_platform_data,
  53. },
  54. };
  55. static struct plat_sci_port scif1_platform_data = {
  56. .mapbase = 0xffe10000,
  57. .flags = UPF_BOOT_AUTOCONF,
  58. .type = PORT_SCIF,
  59. .irqs = { 81, 81, 81, 81 },
  60. .clk = "scif1",
  61. };
  62. static struct platform_device scif1_device = {
  63. .name = "sh-sci",
  64. .id = 1,
  65. .dev = {
  66. .platform_data = &scif1_platform_data,
  67. },
  68. };
  69. static struct plat_sci_port scif2_platform_data = {
  70. .mapbase = 0xffe20000,
  71. .flags = UPF_BOOT_AUTOCONF,
  72. .type = PORT_SCIF,
  73. .irqs = { 82, 82, 82, 82 },
  74. .clk = "scif2",
  75. };
  76. static struct platform_device scif2_device = {
  77. .name = "sh-sci",
  78. .id = 2,
  79. .dev = {
  80. .platform_data = &scif2_platform_data,
  81. },
  82. };
  83. static struct plat_sci_port scif3_platform_data = {
  84. .mapbase = 0xa4e30000,
  85. .flags = UPF_BOOT_AUTOCONF,
  86. .type = PORT_SCIFA,
  87. .irqs = { 56, 56, 56, 56 },
  88. .clk = "scif3",
  89. };
  90. static struct platform_device scif3_device = {
  91. .name = "sh-sci",
  92. .id = 3,
  93. .dev = {
  94. .platform_data = &scif3_platform_data,
  95. },
  96. };
  97. static struct plat_sci_port scif4_platform_data = {
  98. .mapbase = 0xa4e40000,
  99. .flags = UPF_BOOT_AUTOCONF,
  100. .type = PORT_SCIFA,
  101. .irqs = { 88, 88, 88, 88 },
  102. .clk = "scif4",
  103. };
  104. static struct platform_device scif4_device = {
  105. .name = "sh-sci",
  106. .id = 4,
  107. .dev = {
  108. .platform_data = &scif4_platform_data,
  109. },
  110. };
  111. static struct plat_sci_port scif5_platform_data = {
  112. .mapbase = 0xa4e50000,
  113. .flags = UPF_BOOT_AUTOCONF,
  114. .type = PORT_SCIFA,
  115. .irqs = { 109, 109, 109, 109 },
  116. .clk = "scif5",
  117. };
  118. static struct platform_device scif5_device = {
  119. .name = "sh-sci",
  120. .id = 5,
  121. .dev = {
  122. .platform_data = &scif5_platform_data,
  123. },
  124. };
  125. /* RTC */
  126. static struct resource rtc_resources[] = {
  127. [0] = {
  128. .start = 0xa465fec0,
  129. .end = 0xa465fec0 + 0x58 - 1,
  130. .flags = IORESOURCE_IO,
  131. },
  132. [1] = {
  133. /* Period IRQ */
  134. .start = 69,
  135. .flags = IORESOURCE_IRQ,
  136. },
  137. [2] = {
  138. /* Carry IRQ */
  139. .start = 70,
  140. .flags = IORESOURCE_IRQ,
  141. },
  142. [3] = {
  143. /* Alarm IRQ */
  144. .start = 68,
  145. .flags = IORESOURCE_IRQ,
  146. },
  147. };
  148. static struct platform_device rtc_device = {
  149. .name = "sh-rtc",
  150. .id = -1,
  151. .num_resources = ARRAY_SIZE(rtc_resources),
  152. .resource = rtc_resources,
  153. .archdata = {
  154. .hwblk_id = HWBLK_RTC,
  155. },
  156. };
  157. /* I2C0 */
  158. static struct resource iic0_resources[] = {
  159. [0] = {
  160. .name = "IIC0",
  161. .start = 0x04470000,
  162. .end = 0x04470018 - 1,
  163. .flags = IORESOURCE_MEM,
  164. },
  165. [1] = {
  166. .start = 96,
  167. .end = 99,
  168. .flags = IORESOURCE_IRQ,
  169. },
  170. };
  171. static struct platform_device iic0_device = {
  172. .name = "i2c-sh_mobile",
  173. .id = 0, /* "i2c0" clock */
  174. .num_resources = ARRAY_SIZE(iic0_resources),
  175. .resource = iic0_resources,
  176. .archdata = {
  177. .hwblk_id = HWBLK_IIC0,
  178. },
  179. };
  180. /* I2C1 */
  181. static struct resource iic1_resources[] = {
  182. [0] = {
  183. .name = "IIC1",
  184. .start = 0x04750000,
  185. .end = 0x04750018 - 1,
  186. .flags = IORESOURCE_MEM,
  187. },
  188. [1] = {
  189. .start = 92,
  190. .end = 95,
  191. .flags = IORESOURCE_IRQ,
  192. },
  193. };
  194. static struct platform_device iic1_device = {
  195. .name = "i2c-sh_mobile",
  196. .id = 1, /* "i2c1" clock */
  197. .num_resources = ARRAY_SIZE(iic1_resources),
  198. .resource = iic1_resources,
  199. .archdata = {
  200. .hwblk_id = HWBLK_IIC1,
  201. },
  202. };
  203. /* VPU */
  204. static struct uio_info vpu_platform_data = {
  205. .name = "VPU5F",
  206. .version = "0",
  207. .irq = 60,
  208. };
  209. static struct resource vpu_resources[] = {
  210. [0] = {
  211. .name = "VPU",
  212. .start = 0xfe900000,
  213. .end = 0xfe902807,
  214. .flags = IORESOURCE_MEM,
  215. },
  216. [1] = {
  217. /* place holder for contiguous memory */
  218. },
  219. };
  220. static struct platform_device vpu_device = {
  221. .name = "uio_pdrv_genirq",
  222. .id = 0,
  223. .dev = {
  224. .platform_data = &vpu_platform_data,
  225. },
  226. .resource = vpu_resources,
  227. .num_resources = ARRAY_SIZE(vpu_resources),
  228. .archdata = {
  229. .hwblk_id = HWBLK_VPU,
  230. },
  231. };
  232. /* VEU0 */
  233. static struct uio_info veu0_platform_data = {
  234. .name = "VEU3F0",
  235. .version = "0",
  236. .irq = 83,
  237. };
  238. static struct resource veu0_resources[] = {
  239. [0] = {
  240. .name = "VEU3F0",
  241. .start = 0xfe920000,
  242. .end = 0xfe9200cb,
  243. .flags = IORESOURCE_MEM,
  244. },
  245. [1] = {
  246. /* place holder for contiguous memory */
  247. },
  248. };
  249. static struct platform_device veu0_device = {
  250. .name = "uio_pdrv_genirq",
  251. .id = 1,
  252. .dev = {
  253. .platform_data = &veu0_platform_data,
  254. },
  255. .resource = veu0_resources,
  256. .num_resources = ARRAY_SIZE(veu0_resources),
  257. .archdata = {
  258. .hwblk_id = HWBLK_VEU0,
  259. },
  260. };
  261. /* VEU1 */
  262. static struct uio_info veu1_platform_data = {
  263. .name = "VEU3F1",
  264. .version = "0",
  265. .irq = 54,
  266. };
  267. static struct resource veu1_resources[] = {
  268. [0] = {
  269. .name = "VEU3F1",
  270. .start = 0xfe924000,
  271. .end = 0xfe9240cb,
  272. .flags = IORESOURCE_MEM,
  273. },
  274. [1] = {
  275. /* place holder for contiguous memory */
  276. },
  277. };
  278. static struct platform_device veu1_device = {
  279. .name = "uio_pdrv_genirq",
  280. .id = 2,
  281. .dev = {
  282. .platform_data = &veu1_platform_data,
  283. },
  284. .resource = veu1_resources,
  285. .num_resources = ARRAY_SIZE(veu1_resources),
  286. .archdata = {
  287. .hwblk_id = HWBLK_VEU1,
  288. },
  289. };
  290. static struct sh_timer_config cmt_platform_data = {
  291. .name = "CMT",
  292. .channel_offset = 0x60,
  293. .timer_bit = 5,
  294. .clk = "cmt0",
  295. .clockevent_rating = 125,
  296. .clocksource_rating = 200,
  297. };
  298. static struct resource cmt_resources[] = {
  299. [0] = {
  300. .name = "CMT",
  301. .start = 0x044a0060,
  302. .end = 0x044a006b,
  303. .flags = IORESOURCE_MEM,
  304. },
  305. [1] = {
  306. .start = 104,
  307. .flags = IORESOURCE_IRQ,
  308. },
  309. };
  310. static struct platform_device cmt_device = {
  311. .name = "sh_cmt",
  312. .id = 0,
  313. .dev = {
  314. .platform_data = &cmt_platform_data,
  315. },
  316. .resource = cmt_resources,
  317. .num_resources = ARRAY_SIZE(cmt_resources),
  318. .archdata = {
  319. .hwblk_id = HWBLK_CMT,
  320. },
  321. };
  322. static struct sh_timer_config tmu0_platform_data = {
  323. .name = "TMU0",
  324. .channel_offset = 0x04,
  325. .timer_bit = 0,
  326. .clk = "tmu0",
  327. .clockevent_rating = 200,
  328. };
  329. static struct resource tmu0_resources[] = {
  330. [0] = {
  331. .name = "TMU0",
  332. .start = 0xffd80008,
  333. .end = 0xffd80013,
  334. .flags = IORESOURCE_MEM,
  335. },
  336. [1] = {
  337. .start = 16,
  338. .flags = IORESOURCE_IRQ,
  339. },
  340. };
  341. static struct platform_device tmu0_device = {
  342. .name = "sh_tmu",
  343. .id = 0,
  344. .dev = {
  345. .platform_data = &tmu0_platform_data,
  346. },
  347. .resource = tmu0_resources,
  348. .num_resources = ARRAY_SIZE(tmu0_resources),
  349. .archdata = {
  350. .hwblk_id = HWBLK_TMU0,
  351. },
  352. };
  353. static struct sh_timer_config tmu1_platform_data = {
  354. .name = "TMU1",
  355. .channel_offset = 0x10,
  356. .timer_bit = 1,
  357. .clk = "tmu0",
  358. .clocksource_rating = 200,
  359. };
  360. static struct resource tmu1_resources[] = {
  361. [0] = {
  362. .name = "TMU1",
  363. .start = 0xffd80014,
  364. .end = 0xffd8001f,
  365. .flags = IORESOURCE_MEM,
  366. },
  367. [1] = {
  368. .start = 17,
  369. .flags = IORESOURCE_IRQ,
  370. },
  371. };
  372. static struct platform_device tmu1_device = {
  373. .name = "sh_tmu",
  374. .id = 1,
  375. .dev = {
  376. .platform_data = &tmu1_platform_data,
  377. },
  378. .resource = tmu1_resources,
  379. .num_resources = ARRAY_SIZE(tmu1_resources),
  380. .archdata = {
  381. .hwblk_id = HWBLK_TMU0,
  382. },
  383. };
  384. static struct sh_timer_config tmu2_platform_data = {
  385. .name = "TMU2",
  386. .channel_offset = 0x1c,
  387. .timer_bit = 2,
  388. .clk = "tmu0",
  389. };
  390. static struct resource tmu2_resources[] = {
  391. [0] = {
  392. .name = "TMU2",
  393. .start = 0xffd80020,
  394. .end = 0xffd8002b,
  395. .flags = IORESOURCE_MEM,
  396. },
  397. [1] = {
  398. .start = 18,
  399. .flags = IORESOURCE_IRQ,
  400. },
  401. };
  402. static struct platform_device tmu2_device = {
  403. .name = "sh_tmu",
  404. .id = 2,
  405. .dev = {
  406. .platform_data = &tmu2_platform_data,
  407. },
  408. .resource = tmu2_resources,
  409. .num_resources = ARRAY_SIZE(tmu2_resources),
  410. .archdata = {
  411. .hwblk_id = HWBLK_TMU0,
  412. },
  413. };
  414. static struct sh_timer_config tmu3_platform_data = {
  415. .name = "TMU3",
  416. .channel_offset = 0x04,
  417. .timer_bit = 0,
  418. .clk = "tmu1",
  419. };
  420. static struct resource tmu3_resources[] = {
  421. [0] = {
  422. .name = "TMU3",
  423. .start = 0xffd90008,
  424. .end = 0xffd90013,
  425. .flags = IORESOURCE_MEM,
  426. },
  427. [1] = {
  428. .start = 57,
  429. .flags = IORESOURCE_IRQ,
  430. },
  431. };
  432. static struct platform_device tmu3_device = {
  433. .name = "sh_tmu",
  434. .id = 3,
  435. .dev = {
  436. .platform_data = &tmu3_platform_data,
  437. },
  438. .resource = tmu3_resources,
  439. .num_resources = ARRAY_SIZE(tmu3_resources),
  440. .archdata = {
  441. .hwblk_id = HWBLK_TMU1,
  442. },
  443. };
  444. static struct sh_timer_config tmu4_platform_data = {
  445. .name = "TMU4",
  446. .channel_offset = 0x10,
  447. .timer_bit = 1,
  448. .clk = "tmu1",
  449. };
  450. static struct resource tmu4_resources[] = {
  451. [0] = {
  452. .name = "TMU4",
  453. .start = 0xffd90014,
  454. .end = 0xffd9001f,
  455. .flags = IORESOURCE_MEM,
  456. },
  457. [1] = {
  458. .start = 58,
  459. .flags = IORESOURCE_IRQ,
  460. },
  461. };
  462. static struct platform_device tmu4_device = {
  463. .name = "sh_tmu",
  464. .id = 4,
  465. .dev = {
  466. .platform_data = &tmu4_platform_data,
  467. },
  468. .resource = tmu4_resources,
  469. .num_resources = ARRAY_SIZE(tmu4_resources),
  470. .archdata = {
  471. .hwblk_id = HWBLK_TMU1,
  472. },
  473. };
  474. static struct sh_timer_config tmu5_platform_data = {
  475. .name = "TMU5",
  476. .channel_offset = 0x1c,
  477. .timer_bit = 2,
  478. .clk = "tmu1",
  479. };
  480. static struct resource tmu5_resources[] = {
  481. [0] = {
  482. .name = "TMU5",
  483. .start = 0xffd90020,
  484. .end = 0xffd9002b,
  485. .flags = IORESOURCE_MEM,
  486. },
  487. [1] = {
  488. .start = 57,
  489. .flags = IORESOURCE_IRQ,
  490. },
  491. };
  492. static struct platform_device tmu5_device = {
  493. .name = "sh_tmu",
  494. .id = 5,
  495. .dev = {
  496. .platform_data = &tmu5_platform_data,
  497. },
  498. .resource = tmu5_resources,
  499. .num_resources = ARRAY_SIZE(tmu5_resources),
  500. .archdata = {
  501. .hwblk_id = HWBLK_TMU1,
  502. },
  503. };
  504. /* JPU */
  505. static struct uio_info jpu_platform_data = {
  506. .name = "JPU",
  507. .version = "0",
  508. .irq = 27,
  509. };
  510. static struct resource jpu_resources[] = {
  511. [0] = {
  512. .name = "JPU",
  513. .start = 0xfe980000,
  514. .end = 0xfe9902d3,
  515. .flags = IORESOURCE_MEM,
  516. },
  517. [1] = {
  518. /* place holder for contiguous memory */
  519. },
  520. };
  521. static struct platform_device jpu_device = {
  522. .name = "uio_pdrv_genirq",
  523. .id = 3,
  524. .dev = {
  525. .platform_data = &jpu_platform_data,
  526. },
  527. .resource = jpu_resources,
  528. .num_resources = ARRAY_SIZE(jpu_resources),
  529. .archdata = {
  530. .hwblk_id = HWBLK_JPU,
  531. },
  532. };
  533. /* SPU2DSP0 */
  534. static struct uio_info spu0_platform_data = {
  535. .name = "SPU2DSP0",
  536. .version = "0",
  537. .irq = 86,
  538. };
  539. static struct resource spu0_resources[] = {
  540. [0] = {
  541. .name = "SPU2DSP0",
  542. .start = 0xFE200000,
  543. .end = 0xFE2FFFFF,
  544. .flags = IORESOURCE_MEM,
  545. },
  546. [1] = {
  547. /* place holder for contiguous memory */
  548. },
  549. };
  550. static struct platform_device spu0_device = {
  551. .name = "uio_pdrv_genirq",
  552. .id = 4,
  553. .dev = {
  554. .platform_data = &spu0_platform_data,
  555. },
  556. .resource = spu0_resources,
  557. .num_resources = ARRAY_SIZE(spu0_resources),
  558. .archdata = {
  559. .hwblk_id = HWBLK_SPU,
  560. },
  561. };
  562. /* SPU2DSP1 */
  563. static struct uio_info spu1_platform_data = {
  564. .name = "SPU2DSP1",
  565. .version = "0",
  566. .irq = 87,
  567. };
  568. static struct resource spu1_resources[] = {
  569. [0] = {
  570. .name = "SPU2DSP1",
  571. .start = 0xFE300000,
  572. .end = 0xFE3FFFFF,
  573. .flags = IORESOURCE_MEM,
  574. },
  575. [1] = {
  576. /* place holder for contiguous memory */
  577. },
  578. };
  579. static struct platform_device spu1_device = {
  580. .name = "uio_pdrv_genirq",
  581. .id = 5,
  582. .dev = {
  583. .platform_data = &spu1_platform_data,
  584. },
  585. .resource = spu1_resources,
  586. .num_resources = ARRAY_SIZE(spu1_resources),
  587. .archdata = {
  588. .hwblk_id = HWBLK_SPU,
  589. },
  590. };
  591. static struct platform_device *sh7724_devices[] __initdata = {
  592. &scif0_device,
  593. &scif1_device,
  594. &scif2_device,
  595. &scif3_device,
  596. &scif4_device,
  597. &scif5_device,
  598. &cmt_device,
  599. &tmu0_device,
  600. &tmu1_device,
  601. &tmu2_device,
  602. &tmu3_device,
  603. &tmu4_device,
  604. &tmu5_device,
  605. &dma_device,
  606. &rtc_device,
  607. &iic0_device,
  608. &iic1_device,
  609. &vpu_device,
  610. &veu0_device,
  611. &veu1_device,
  612. &jpu_device,
  613. &spu0_device,
  614. &spu1_device,
  615. };
  616. static int __init sh7724_devices_setup(void)
  617. {
  618. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  619. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  620. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  621. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  622. platform_resource_setup_memory(&spu0_device, "spu0", 2 << 20);
  623. platform_resource_setup_memory(&spu1_device, "spu1", 2 << 20);
  624. return platform_add_devices(sh7724_devices,
  625. ARRAY_SIZE(sh7724_devices));
  626. }
  627. arch_initcall(sh7724_devices_setup);
  628. static struct platform_device *sh7724_early_devices[] __initdata = {
  629. &scif0_device,
  630. &scif1_device,
  631. &scif2_device,
  632. &scif3_device,
  633. &scif4_device,
  634. &scif5_device,
  635. &cmt_device,
  636. &tmu0_device,
  637. &tmu1_device,
  638. &tmu2_device,
  639. &tmu3_device,
  640. &tmu4_device,
  641. &tmu5_device,
  642. };
  643. void __init plat_early_device_setup(void)
  644. {
  645. early_platform_add_devices(sh7724_early_devices,
  646. ARRAY_SIZE(sh7724_early_devices));
  647. }
  648. #define RAMCR_CACHE_L2FC 0x0002
  649. #define RAMCR_CACHE_L2E 0x0001
  650. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  651. void __uses_jump_to_uncached l2_cache_init(void)
  652. {
  653. /* Enable L2 cache */
  654. ctrl_outl(L2_CACHE_ENABLE, RAMCR);
  655. }
  656. enum {
  657. UNUSED = 0,
  658. /* interrupt sources */
  659. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  660. HUDI,
  661. DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3,
  662. _2DG_TRI, _2DG_INI, _2DG_CEI,
  663. DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3,
  664. VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU,
  665. SCIFA3,
  666. VPU,
  667. TPU,
  668. CEU1,
  669. BEU1,
  670. USB0, USB1,
  671. ATAPI,
  672. RTC_ATI, RTC_PRI, RTC_CUI,
  673. DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR,
  674. DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR,
  675. KEYSC,
  676. SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,
  677. VEU0,
  678. MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  679. SPU_SPUI0, SPU_SPUI1,
  680. SCIFA4,
  681. ICB,
  682. ETHI,
  683. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  684. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  685. SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2, SDHI0_SDHII3,
  686. CMT,
  687. TSIF,
  688. FSI,
  689. SCIFA5,
  690. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  691. IRDA,
  692. SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2,
  693. JPU,
  694. _2DDMAC,
  695. MMC_MMC2I, MMC_MMC3I,
  696. LCDC,
  697. TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2,
  698. /* interrupt groups */
  699. DMAC1A, _2DG, DMAC0A, VIO, USB, RTC,
  700. DMAC1B, DMAC0B, I2C0, I2C1, SDHI0, SDHI1, SPU, MMCIF,
  701. };
  702. static struct intc_vect vectors[] __initdata = {
  703. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  704. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  705. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  706. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  707. INTC_VECT(DMAC1A_DEI0, 0x700),
  708. INTC_VECT(DMAC1A_DEI1, 0x720),
  709. INTC_VECT(DMAC1A_DEI2, 0x740),
  710. INTC_VECT(DMAC1A_DEI3, 0x760),
  711. INTC_VECT(_2DG_TRI, 0x780),
  712. INTC_VECT(_2DG_INI, 0x7A0),
  713. INTC_VECT(_2DG_CEI, 0x7C0),
  714. INTC_VECT(DMAC0A_DEI0, 0x800),
  715. INTC_VECT(DMAC0A_DEI1, 0x820),
  716. INTC_VECT(DMAC0A_DEI2, 0x840),
  717. INTC_VECT(DMAC0A_DEI3, 0x860),
  718. INTC_VECT(VIO_CEU0, 0x880),
  719. INTC_VECT(VIO_BEU0, 0x8A0),
  720. INTC_VECT(VIO_VEU1, 0x8C0),
  721. INTC_VECT(VIO_VOU, 0x8E0),
  722. INTC_VECT(SCIFA3, 0x900),
  723. INTC_VECT(VPU, 0x980),
  724. INTC_VECT(TPU, 0x9A0),
  725. INTC_VECT(CEU1, 0x9E0),
  726. INTC_VECT(BEU1, 0xA00),
  727. INTC_VECT(USB0, 0xA20),
  728. INTC_VECT(USB1, 0xA40),
  729. INTC_VECT(ATAPI, 0xA60),
  730. INTC_VECT(RTC_ATI, 0xA80),
  731. INTC_VECT(RTC_PRI, 0xAA0),
  732. INTC_VECT(RTC_CUI, 0xAC0),
  733. INTC_VECT(DMAC1B_DEI4, 0xB00),
  734. INTC_VECT(DMAC1B_DEI5, 0xB20),
  735. INTC_VECT(DMAC1B_DADERR, 0xB40),
  736. INTC_VECT(DMAC0B_DEI4, 0xB80),
  737. INTC_VECT(DMAC0B_DEI5, 0xBA0),
  738. INTC_VECT(DMAC0B_DADERR, 0xBC0),
  739. INTC_VECT(KEYSC, 0xBE0),
  740. INTC_VECT(SCIF_SCIF0, 0xC00),
  741. INTC_VECT(SCIF_SCIF1, 0xC20),
  742. INTC_VECT(SCIF_SCIF2, 0xC40),
  743. INTC_VECT(VEU0, 0xC60),
  744. INTC_VECT(MSIOF_MSIOFI0, 0xC80),
  745. INTC_VECT(MSIOF_MSIOFI1, 0xCA0),
  746. INTC_VECT(SPU_SPUI0, 0xCC0),
  747. INTC_VECT(SPU_SPUI1, 0xCE0),
  748. INTC_VECT(SCIFA4, 0xD00),
  749. INTC_VECT(ICB, 0xD20),
  750. INTC_VECT(ETHI, 0xD60),
  751. INTC_VECT(I2C1_ALI, 0xD80),
  752. INTC_VECT(I2C1_TACKI, 0xDA0),
  753. INTC_VECT(I2C1_WAITI, 0xDC0),
  754. INTC_VECT(I2C1_DTEI, 0xDE0),
  755. INTC_VECT(I2C0_ALI, 0xE00),
  756. INTC_VECT(I2C0_TACKI, 0xE20),
  757. INTC_VECT(I2C0_WAITI, 0xE40),
  758. INTC_VECT(I2C0_DTEI, 0xE60),
  759. INTC_VECT(SDHI0_SDHII0, 0xE80),
  760. INTC_VECT(SDHI0_SDHII1, 0xEA0),
  761. INTC_VECT(SDHI0_SDHII2, 0xEC0),
  762. INTC_VECT(SDHI0_SDHII3, 0xEE0),
  763. INTC_VECT(CMT, 0xF00),
  764. INTC_VECT(TSIF, 0xF20),
  765. INTC_VECT(FSI, 0xF80),
  766. INTC_VECT(SCIFA5, 0xFA0),
  767. INTC_VECT(TMU0_TUNI0, 0x400),
  768. INTC_VECT(TMU0_TUNI1, 0x420),
  769. INTC_VECT(TMU0_TUNI2, 0x440),
  770. INTC_VECT(IRDA, 0x480),
  771. INTC_VECT(SDHI1_SDHII0, 0x4E0),
  772. INTC_VECT(SDHI1_SDHII1, 0x500),
  773. INTC_VECT(SDHI1_SDHII2, 0x520),
  774. INTC_VECT(JPU, 0x560),
  775. INTC_VECT(_2DDMAC, 0x4A0),
  776. INTC_VECT(MMC_MMC2I, 0x5A0),
  777. INTC_VECT(MMC_MMC3I, 0x5C0),
  778. INTC_VECT(LCDC, 0xF40),
  779. INTC_VECT(TMU1_TUNI0, 0x920),
  780. INTC_VECT(TMU1_TUNI1, 0x940),
  781. INTC_VECT(TMU1_TUNI2, 0x960),
  782. };
  783. static struct intc_group groups[] __initdata = {
  784. INTC_GROUP(DMAC1A, DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3),
  785. INTC_GROUP(_2DG, _2DG_TRI, _2DG_INI, _2DG_CEI),
  786. INTC_GROUP(DMAC0A, DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3),
  787. INTC_GROUP(VIO, VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU),
  788. INTC_GROUP(USB, USB0, USB1),
  789. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  790. INTC_GROUP(DMAC1B, DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR),
  791. INTC_GROUP(DMAC0B, DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR),
  792. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  793. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  794. INTC_GROUP(SDHI0, SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2, SDHI0_SDHII3),
  795. INTC_GROUP(SDHI1, SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2),
  796. INTC_GROUP(SPU, SPU_SPUI0, SPU_SPUI1),
  797. INTC_GROUP(MMCIF, MMC_MMC2I, MMC_MMC3I),
  798. };
  799. static struct intc_mask_reg mask_registers[] __initdata = {
  800. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  801. { 0, TMU1_TUNI2, TMU1_TUNI1, TMU1_TUNI0,
  802. 0, SDHI1_SDHII2, SDHI1_SDHII1, SDHI1_SDHII0 } },
  803. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  804. { VIO_VOU, VIO_VEU1, VIO_BEU0, VIO_CEU0,
  805. DMAC0A_DEI3, DMAC0A_DEI2, DMAC0A_DEI1, DMAC0A_DEI0 } },
  806. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  807. { 0, 0, 0, VPU, ATAPI, ETHI, 0, SCIFA3 } },
  808. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  809. { DMAC1A_DEI3, DMAC1A_DEI2, DMAC1A_DEI1, DMAC1A_DEI0,
  810. SPU_SPUI1, SPU_SPUI0, BEU1, IRDA } },
  811. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  812. { 0, TMU0_TUNI2, TMU0_TUNI1, TMU0_TUNI0,
  813. JPU, 0, 0, LCDC } },
  814. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  815. { KEYSC, DMAC0B_DADERR, DMAC0B_DEI5, DMAC0B_DEI4,
  816. VEU0, SCIF_SCIF2, SCIF_SCIF1, SCIF_SCIF0 } },
  817. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  818. { 0, 0, ICB, SCIFA4,
  819. CEU1, 0, MSIOF_MSIOFI1, MSIOF_MSIOFI0 } },
  820. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  821. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  822. I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI } },
  823. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  824. { SDHI0_SDHII3, SDHI0_SDHII2, SDHI0_SDHII1, SDHI0_SDHII0,
  825. 0, 0, SCIFA5, FSI } },
  826. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  827. { 0, 0, 0, CMT, 0, USB1, USB0, 0 } },
  828. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  829. { 0, DMAC1B_DADERR, DMAC1B_DEI5, DMAC1B_DEI4,
  830. 0, RTC_CUI, RTC_PRI, RTC_ATI } },
  831. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  832. { 0, _2DG_CEI, _2DG_INI, _2DG_TRI,
  833. 0, TPU, 0, TSIF } },
  834. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  835. { 0, 0, MMC_MMC3I, MMC_MMC2I, 0, 0, 0, _2DDMAC } },
  836. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  837. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  838. };
  839. static struct intc_prio_reg prio_registers[] __initdata = {
  840. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1,
  841. TMU0_TUNI2, IRDA } },
  842. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, DMAC1A, BEU1 } },
  843. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1,
  844. TMU1_TUNI2, SPU } },
  845. { 0xa408000c, 0, 16, 4, /* IPRD */ { 0, MMCIF, 0, ATAPI } },
  846. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA3, VPU } },
  847. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC0B, USB, CMT } },
  848. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1,
  849. SCIF_SCIF2, VEU0 } },
  850. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  851. I2C1, I2C0 } },
  852. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA4, ICB, TSIF, _2DG } },
  853. { 0xa4080024, 0, 16, 4, /* IPRJ */ { CEU1, ETHI, FSI, SDHI1 } },
  854. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC, DMAC1B, 0, SDHI0 } },
  855. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA5, 0, TPU, _2DDMAC } },
  856. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  857. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  858. };
  859. static struct intc_sense_reg sense_registers[] __initdata = {
  860. { 0xa414001c, 16, 2, /* ICR1 */
  861. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  862. };
  863. static struct intc_mask_reg ack_registers[] __initdata = {
  864. { 0xa4140024, 0, 8, /* INTREQ00 */
  865. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  866. };
  867. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7724", vectors, groups,
  868. mask_registers, prio_registers, sense_registers,
  869. ack_registers);
  870. void __init plat_irq_setup(void)
  871. {
  872. register_intc_controller(&intc_desc);
  873. }
  874. static struct {
  875. /* BSC */
  876. unsigned long mmselr;
  877. unsigned long cs0bcr;
  878. unsigned long cs4bcr;
  879. unsigned long cs5abcr;
  880. unsigned long cs5bbcr;
  881. unsigned long cs6abcr;
  882. unsigned long cs6bbcr;
  883. unsigned long cs4wcr;
  884. unsigned long cs5awcr;
  885. unsigned long cs5bwcr;
  886. unsigned long cs6awcr;
  887. unsigned long cs6bwcr;
  888. /* INTC */
  889. unsigned short ipra;
  890. unsigned short iprb;
  891. unsigned short iprc;
  892. unsigned short iprd;
  893. unsigned short ipre;
  894. unsigned short iprf;
  895. unsigned short iprg;
  896. unsigned short iprh;
  897. unsigned short ipri;
  898. unsigned short iprj;
  899. unsigned short iprk;
  900. unsigned short iprl;
  901. unsigned char imr0;
  902. unsigned char imr1;
  903. unsigned char imr2;
  904. unsigned char imr3;
  905. unsigned char imr4;
  906. unsigned char imr5;
  907. unsigned char imr6;
  908. unsigned char imr7;
  909. unsigned char imr8;
  910. unsigned char imr9;
  911. unsigned char imr10;
  912. unsigned char imr11;
  913. unsigned char imr12;
  914. /* RWDT */
  915. unsigned short rwtcnt;
  916. unsigned short rwtcsr;
  917. /* CPG */
  918. unsigned long irdaclk;
  919. unsigned long spuclk;
  920. } sh7724_rstandby_state;
  921. static int sh7724_pre_sleep_notifier_call(struct notifier_block *nb,
  922. unsigned long flags, void *unused)
  923. {
  924. if (!(flags & SUSP_SH_RSTANDBY))
  925. return NOTIFY_DONE;
  926. /* BCR */
  927. sh7724_rstandby_state.mmselr = __raw_readl(0xff800020); /* MMSELR */
  928. sh7724_rstandby_state.mmselr |= 0xa5a50000;
  929. sh7724_rstandby_state.cs0bcr = __raw_readl(0xfec10004); /* CS0BCR */
  930. sh7724_rstandby_state.cs4bcr = __raw_readl(0xfec10010); /* CS4BCR */
  931. sh7724_rstandby_state.cs5abcr = __raw_readl(0xfec10014); /* CS5ABCR */
  932. sh7724_rstandby_state.cs5bbcr = __raw_readl(0xfec10018); /* CS5BBCR */
  933. sh7724_rstandby_state.cs6abcr = __raw_readl(0xfec1001c); /* CS6ABCR */
  934. sh7724_rstandby_state.cs6bbcr = __raw_readl(0xfec10020); /* CS6BBCR */
  935. sh7724_rstandby_state.cs4wcr = __raw_readl(0xfec10030); /* CS4WCR */
  936. sh7724_rstandby_state.cs5awcr = __raw_readl(0xfec10034); /* CS5AWCR */
  937. sh7724_rstandby_state.cs5bwcr = __raw_readl(0xfec10038); /* CS5BWCR */
  938. sh7724_rstandby_state.cs6awcr = __raw_readl(0xfec1003c); /* CS6AWCR */
  939. sh7724_rstandby_state.cs6bwcr = __raw_readl(0xfec10040); /* CS6BWCR */
  940. /* INTC */
  941. sh7724_rstandby_state.ipra = __raw_readw(0xa4080000); /* IPRA */
  942. sh7724_rstandby_state.iprb = __raw_readw(0xa4080004); /* IPRB */
  943. sh7724_rstandby_state.iprc = __raw_readw(0xa4080008); /* IPRC */
  944. sh7724_rstandby_state.iprd = __raw_readw(0xa408000c); /* IPRD */
  945. sh7724_rstandby_state.ipre = __raw_readw(0xa4080010); /* IPRE */
  946. sh7724_rstandby_state.iprf = __raw_readw(0xa4080014); /* IPRF */
  947. sh7724_rstandby_state.iprg = __raw_readw(0xa4080018); /* IPRG */
  948. sh7724_rstandby_state.iprh = __raw_readw(0xa408001c); /* IPRH */
  949. sh7724_rstandby_state.ipri = __raw_readw(0xa4080020); /* IPRI */
  950. sh7724_rstandby_state.iprj = __raw_readw(0xa4080024); /* IPRJ */
  951. sh7724_rstandby_state.iprk = __raw_readw(0xa4080028); /* IPRK */
  952. sh7724_rstandby_state.iprl = __raw_readw(0xa408002c); /* IPRL */
  953. sh7724_rstandby_state.imr0 = __raw_readb(0xa4080080); /* IMR0 */
  954. sh7724_rstandby_state.imr1 = __raw_readb(0xa4080084); /* IMR1 */
  955. sh7724_rstandby_state.imr2 = __raw_readb(0xa4080088); /* IMR2 */
  956. sh7724_rstandby_state.imr3 = __raw_readb(0xa408008c); /* IMR3 */
  957. sh7724_rstandby_state.imr4 = __raw_readb(0xa4080090); /* IMR4 */
  958. sh7724_rstandby_state.imr5 = __raw_readb(0xa4080094); /* IMR5 */
  959. sh7724_rstandby_state.imr6 = __raw_readb(0xa4080098); /* IMR6 */
  960. sh7724_rstandby_state.imr7 = __raw_readb(0xa408009c); /* IMR7 */
  961. sh7724_rstandby_state.imr8 = __raw_readb(0xa40800a0); /* IMR8 */
  962. sh7724_rstandby_state.imr9 = __raw_readb(0xa40800a4); /* IMR9 */
  963. sh7724_rstandby_state.imr10 = __raw_readb(0xa40800a8); /* IMR10 */
  964. sh7724_rstandby_state.imr11 = __raw_readb(0xa40800ac); /* IMR11 */
  965. sh7724_rstandby_state.imr12 = __raw_readb(0xa40800b0); /* IMR12 */
  966. /* RWDT */
  967. sh7724_rstandby_state.rwtcnt = __raw_readb(0xa4520000); /* RWTCNT */
  968. sh7724_rstandby_state.rwtcnt |= 0x5a00;
  969. sh7724_rstandby_state.rwtcsr = __raw_readb(0xa4520004); /* RWTCSR */
  970. sh7724_rstandby_state.rwtcsr |= 0xa500;
  971. __raw_writew(sh7724_rstandby_state.rwtcsr & 0x07, 0xa4520004);
  972. /* CPG */
  973. sh7724_rstandby_state.irdaclk = __raw_readl(0xa4150018); /* IRDACLKCR */
  974. sh7724_rstandby_state.spuclk = __raw_readl(0xa415003c); /* SPUCLKCR */
  975. return NOTIFY_DONE;
  976. }
  977. static int sh7724_post_sleep_notifier_call(struct notifier_block *nb,
  978. unsigned long flags, void *unused)
  979. {
  980. if (!(flags & SUSP_SH_RSTANDBY))
  981. return NOTIFY_DONE;
  982. /* BCR */
  983. __raw_writel(sh7724_rstandby_state.mmselr, 0xff800020); /* MMSELR */
  984. __raw_writel(sh7724_rstandby_state.cs0bcr, 0xfec10004); /* CS0BCR */
  985. __raw_writel(sh7724_rstandby_state.cs4bcr, 0xfec10010); /* CS4BCR */
  986. __raw_writel(sh7724_rstandby_state.cs5abcr, 0xfec10014); /* CS5ABCR */
  987. __raw_writel(sh7724_rstandby_state.cs5bbcr, 0xfec10018); /* CS5BBCR */
  988. __raw_writel(sh7724_rstandby_state.cs6abcr, 0xfec1001c); /* CS6ABCR */
  989. __raw_writel(sh7724_rstandby_state.cs6bbcr, 0xfec10020); /* CS6BBCR */
  990. __raw_writel(sh7724_rstandby_state.cs4wcr, 0xfec10030); /* CS4WCR */
  991. __raw_writel(sh7724_rstandby_state.cs5awcr, 0xfec10034); /* CS5AWCR */
  992. __raw_writel(sh7724_rstandby_state.cs5bwcr, 0xfec10038); /* CS5BWCR */
  993. __raw_writel(sh7724_rstandby_state.cs6awcr, 0xfec1003c); /* CS6AWCR */
  994. __raw_writel(sh7724_rstandby_state.cs6bwcr, 0xfec10040); /* CS6BWCR */
  995. /* INTC */
  996. __raw_writew(sh7724_rstandby_state.ipra, 0xa4080000); /* IPRA */
  997. __raw_writew(sh7724_rstandby_state.iprb, 0xa4080004); /* IPRB */
  998. __raw_writew(sh7724_rstandby_state.iprc, 0xa4080008); /* IPRC */
  999. __raw_writew(sh7724_rstandby_state.iprd, 0xa408000c); /* IPRD */
  1000. __raw_writew(sh7724_rstandby_state.ipre, 0xa4080010); /* IPRE */
  1001. __raw_writew(sh7724_rstandby_state.iprf, 0xa4080014); /* IPRF */
  1002. __raw_writew(sh7724_rstandby_state.iprg, 0xa4080018); /* IPRG */
  1003. __raw_writew(sh7724_rstandby_state.iprh, 0xa408001c); /* IPRH */
  1004. __raw_writew(sh7724_rstandby_state.ipri, 0xa4080020); /* IPRI */
  1005. __raw_writew(sh7724_rstandby_state.iprj, 0xa4080024); /* IPRJ */
  1006. __raw_writew(sh7724_rstandby_state.iprk, 0xa4080028); /* IPRK */
  1007. __raw_writew(sh7724_rstandby_state.iprl, 0xa408002c); /* IPRL */
  1008. __raw_writeb(sh7724_rstandby_state.imr0, 0xa4080080); /* IMR0 */
  1009. __raw_writeb(sh7724_rstandby_state.imr1, 0xa4080084); /* IMR1 */
  1010. __raw_writeb(sh7724_rstandby_state.imr2, 0xa4080088); /* IMR2 */
  1011. __raw_writeb(sh7724_rstandby_state.imr3, 0xa408008c); /* IMR3 */
  1012. __raw_writeb(sh7724_rstandby_state.imr4, 0xa4080090); /* IMR4 */
  1013. __raw_writeb(sh7724_rstandby_state.imr5, 0xa4080094); /* IMR5 */
  1014. __raw_writeb(sh7724_rstandby_state.imr6, 0xa4080098); /* IMR6 */
  1015. __raw_writeb(sh7724_rstandby_state.imr7, 0xa408009c); /* IMR7 */
  1016. __raw_writeb(sh7724_rstandby_state.imr8, 0xa40800a0); /* IMR8 */
  1017. __raw_writeb(sh7724_rstandby_state.imr9, 0xa40800a4); /* IMR9 */
  1018. __raw_writeb(sh7724_rstandby_state.imr10, 0xa40800a8); /* IMR10 */
  1019. __raw_writeb(sh7724_rstandby_state.imr11, 0xa40800ac); /* IMR11 */
  1020. __raw_writeb(sh7724_rstandby_state.imr12, 0xa40800b0); /* IMR12 */
  1021. /* RWDT */
  1022. __raw_writew(sh7724_rstandby_state.rwtcnt, 0xa4520000); /* RWTCNT */
  1023. __raw_writew(sh7724_rstandby_state.rwtcsr, 0xa4520004); /* RWTCSR */
  1024. /* CPG */
  1025. __raw_writel(sh7724_rstandby_state.irdaclk, 0xa4150018); /* IRDACLKCR */
  1026. __raw_writel(sh7724_rstandby_state.spuclk, 0xa415003c); /* SPUCLKCR */
  1027. return NOTIFY_DONE;
  1028. }
  1029. static struct notifier_block sh7724_pre_sleep_notifier = {
  1030. .notifier_call = sh7724_pre_sleep_notifier_call,
  1031. .priority = SH_MOBILE_PRE(SH_MOBILE_SLEEP_CPU),
  1032. };
  1033. static struct notifier_block sh7724_post_sleep_notifier = {
  1034. .notifier_call = sh7724_post_sleep_notifier_call,
  1035. .priority = SH_MOBILE_POST(SH_MOBILE_SLEEP_CPU),
  1036. };
  1037. static int __init sh7724_sleep_setup(void)
  1038. {
  1039. atomic_notifier_chain_register(&sh_mobile_pre_sleep_notifier_list,
  1040. &sh7724_pre_sleep_notifier);
  1041. atomic_notifier_chain_register(&sh_mobile_post_sleep_notifier_list,
  1042. &sh7724_post_sleep_notifier);
  1043. return 0;
  1044. }
  1045. arch_initcall(sh7724_sleep_setup);