setup-sh7366.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * SH7366 Setup
  3. *
  4. * Copyright (C) 2008 Renesas Solutions
  5. *
  6. * Based on linux/arch/sh/kernel/cpu/sh4a/setup-sh7722.c
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/uio_driver.h>
  17. #include <linux/sh_timer.h>
  18. #include <linux/usb/r8a66597.h>
  19. #include <asm/clock.h>
  20. static struct plat_sci_port scif0_platform_data = {
  21. .mapbase = 0xffe00000,
  22. .flags = UPF_BOOT_AUTOCONF,
  23. .type = PORT_SCIF,
  24. .irqs = { 80, 80, 80, 80 },
  25. .clk = "scif0",
  26. };
  27. static struct platform_device scif0_device = {
  28. .name = "sh-sci",
  29. .id = 0,
  30. .dev = {
  31. .platform_data = &scif0_platform_data,
  32. },
  33. };
  34. static struct resource iic_resources[] = {
  35. [0] = {
  36. .name = "IIC",
  37. .start = 0x04470000,
  38. .end = 0x04470017,
  39. .flags = IORESOURCE_MEM,
  40. },
  41. [1] = {
  42. .start = 96,
  43. .end = 99,
  44. .flags = IORESOURCE_IRQ,
  45. },
  46. };
  47. static struct platform_device iic_device = {
  48. .name = "i2c-sh_mobile",
  49. .id = 0, /* "i2c0" clock */
  50. .num_resources = ARRAY_SIZE(iic_resources),
  51. .resource = iic_resources,
  52. };
  53. static struct r8a66597_platdata r8a66597_data = {
  54. .on_chip = 1,
  55. };
  56. static struct resource usb_host_resources[] = {
  57. [0] = {
  58. .start = 0xa4d80000,
  59. .end = 0xa4d800ff,
  60. .flags = IORESOURCE_MEM,
  61. },
  62. [1] = {
  63. .start = 65,
  64. .end = 65,
  65. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  66. },
  67. };
  68. static struct platform_device usb_host_device = {
  69. .name = "r8a66597_hcd",
  70. .id = -1,
  71. .dev = {
  72. .dma_mask = NULL,
  73. .coherent_dma_mask = 0xffffffff,
  74. .platform_data = &r8a66597_data,
  75. },
  76. .num_resources = ARRAY_SIZE(usb_host_resources),
  77. .resource = usb_host_resources,
  78. };
  79. static struct uio_info vpu_platform_data = {
  80. .name = "VPU5",
  81. .version = "0",
  82. .irq = 60,
  83. };
  84. static struct resource vpu_resources[] = {
  85. [0] = {
  86. .name = "VPU",
  87. .start = 0xfe900000,
  88. .end = 0xfe902807,
  89. .flags = IORESOURCE_MEM,
  90. },
  91. [1] = {
  92. /* place holder for contiguous memory */
  93. },
  94. };
  95. static struct platform_device vpu_device = {
  96. .name = "uio_pdrv_genirq",
  97. .id = 0,
  98. .dev = {
  99. .platform_data = &vpu_platform_data,
  100. },
  101. .resource = vpu_resources,
  102. .num_resources = ARRAY_SIZE(vpu_resources),
  103. };
  104. static struct uio_info veu0_platform_data = {
  105. .name = "VEU",
  106. .version = "0",
  107. .irq = 54,
  108. };
  109. static struct resource veu0_resources[] = {
  110. [0] = {
  111. .name = "VEU(1)",
  112. .start = 0xfe920000,
  113. .end = 0xfe9200b7,
  114. .flags = IORESOURCE_MEM,
  115. },
  116. [1] = {
  117. /* place holder for contiguous memory */
  118. },
  119. };
  120. static struct platform_device veu0_device = {
  121. .name = "uio_pdrv_genirq",
  122. .id = 1,
  123. .dev = {
  124. .platform_data = &veu0_platform_data,
  125. },
  126. .resource = veu0_resources,
  127. .num_resources = ARRAY_SIZE(veu0_resources),
  128. };
  129. static struct uio_info veu1_platform_data = {
  130. .name = "VEU",
  131. .version = "0",
  132. .irq = 27,
  133. };
  134. static struct resource veu1_resources[] = {
  135. [0] = {
  136. .name = "VEU(2)",
  137. .start = 0xfe924000,
  138. .end = 0xfe9240b7,
  139. .flags = IORESOURCE_MEM,
  140. },
  141. [1] = {
  142. /* place holder for contiguous memory */
  143. },
  144. };
  145. static struct platform_device veu1_device = {
  146. .name = "uio_pdrv_genirq",
  147. .id = 2,
  148. .dev = {
  149. .platform_data = &veu1_platform_data,
  150. },
  151. .resource = veu1_resources,
  152. .num_resources = ARRAY_SIZE(veu1_resources),
  153. };
  154. static struct sh_timer_config cmt_platform_data = {
  155. .name = "CMT",
  156. .channel_offset = 0x60,
  157. .timer_bit = 5,
  158. .clk = "cmt0",
  159. .clockevent_rating = 125,
  160. .clocksource_rating = 200,
  161. };
  162. static struct resource cmt_resources[] = {
  163. [0] = {
  164. .name = "CMT",
  165. .start = 0x044a0060,
  166. .end = 0x044a006b,
  167. .flags = IORESOURCE_MEM,
  168. },
  169. [1] = {
  170. .start = 104,
  171. .flags = IORESOURCE_IRQ,
  172. },
  173. };
  174. static struct platform_device cmt_device = {
  175. .name = "sh_cmt",
  176. .id = 0,
  177. .dev = {
  178. .platform_data = &cmt_platform_data,
  179. },
  180. .resource = cmt_resources,
  181. .num_resources = ARRAY_SIZE(cmt_resources),
  182. };
  183. static struct sh_timer_config tmu0_platform_data = {
  184. .name = "TMU0",
  185. .channel_offset = 0x04,
  186. .timer_bit = 0,
  187. .clk = "tmu0",
  188. .clockevent_rating = 200,
  189. };
  190. static struct resource tmu0_resources[] = {
  191. [0] = {
  192. .name = "TMU0",
  193. .start = 0xffd80008,
  194. .end = 0xffd80013,
  195. .flags = IORESOURCE_MEM,
  196. },
  197. [1] = {
  198. .start = 16,
  199. .flags = IORESOURCE_IRQ,
  200. },
  201. };
  202. static struct platform_device tmu0_device = {
  203. .name = "sh_tmu",
  204. .id = 0,
  205. .dev = {
  206. .platform_data = &tmu0_platform_data,
  207. },
  208. .resource = tmu0_resources,
  209. .num_resources = ARRAY_SIZE(tmu0_resources),
  210. };
  211. static struct sh_timer_config tmu1_platform_data = {
  212. .name = "TMU1",
  213. .channel_offset = 0x10,
  214. .timer_bit = 1,
  215. .clk = "tmu0",
  216. .clocksource_rating = 200,
  217. };
  218. static struct resource tmu1_resources[] = {
  219. [0] = {
  220. .name = "TMU1",
  221. .start = 0xffd80014,
  222. .end = 0xffd8001f,
  223. .flags = IORESOURCE_MEM,
  224. },
  225. [1] = {
  226. .start = 17,
  227. .flags = IORESOURCE_IRQ,
  228. },
  229. };
  230. static struct platform_device tmu1_device = {
  231. .name = "sh_tmu",
  232. .id = 1,
  233. .dev = {
  234. .platform_data = &tmu1_platform_data,
  235. },
  236. .resource = tmu1_resources,
  237. .num_resources = ARRAY_SIZE(tmu1_resources),
  238. };
  239. static struct sh_timer_config tmu2_platform_data = {
  240. .name = "TMU2",
  241. .channel_offset = 0x1c,
  242. .timer_bit = 2,
  243. .clk = "tmu0",
  244. };
  245. static struct resource tmu2_resources[] = {
  246. [0] = {
  247. .name = "TMU2",
  248. .start = 0xffd80020,
  249. .end = 0xffd8002b,
  250. .flags = IORESOURCE_MEM,
  251. },
  252. [1] = {
  253. .start = 18,
  254. .flags = IORESOURCE_IRQ,
  255. },
  256. };
  257. static struct platform_device tmu2_device = {
  258. .name = "sh_tmu",
  259. .id = 2,
  260. .dev = {
  261. .platform_data = &tmu2_platform_data,
  262. },
  263. .resource = tmu2_resources,
  264. .num_resources = ARRAY_SIZE(tmu2_resources),
  265. };
  266. static struct platform_device *sh7366_devices[] __initdata = {
  267. &scif0_device,
  268. &cmt_device,
  269. &tmu0_device,
  270. &tmu1_device,
  271. &tmu2_device,
  272. &iic_device,
  273. &usb_host_device,
  274. &vpu_device,
  275. &veu0_device,
  276. &veu1_device,
  277. };
  278. static int __init sh7366_devices_setup(void)
  279. {
  280. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  281. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  282. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  283. return platform_add_devices(sh7366_devices,
  284. ARRAY_SIZE(sh7366_devices));
  285. }
  286. arch_initcall(sh7366_devices_setup);
  287. static struct platform_device *sh7366_early_devices[] __initdata = {
  288. &scif0_device,
  289. &cmt_device,
  290. &tmu0_device,
  291. &tmu1_device,
  292. &tmu2_device,
  293. };
  294. void __init plat_early_device_setup(void)
  295. {
  296. early_platform_add_devices(sh7366_early_devices,
  297. ARRAY_SIZE(sh7366_early_devices));
  298. }
  299. enum {
  300. UNUSED=0,
  301. /* interrupt sources */
  302. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  303. ICB,
  304. DMAC0, DMAC1, DMAC2, DMAC3,
  305. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  306. MFI, VPU, USB,
  307. MMC_MMC1I, MMC_MMC2I, MMC_MMC3I,
  308. DMAC4, DMAC5, DMAC_DADERR,
  309. SCIF, SCIFA1, SCIFA2,
  310. DENC, MSIOF,
  311. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  312. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  313. SDHI0, SDHI1, SDHI2, SDHI3,
  314. CMT, TSIF, SIU,
  315. TMU0, TMU1, TMU2,
  316. VEU2, LCDC,
  317. /* interrupt groups */
  318. DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C, SDHI,
  319. };
  320. static struct intc_vect vectors[] __initdata = {
  321. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  322. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  323. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  324. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  325. INTC_VECT(ICB, 0x700),
  326. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  327. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  328. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  329. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  330. INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980), INTC_VECT(USB, 0xa20),
  331. INTC_VECT(MMC_MMC1I, 0xb00), INTC_VECT(MMC_MMC2I, 0xb20),
  332. INTC_VECT(MMC_MMC3I, 0xb40),
  333. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  334. INTC_VECT(DMAC_DADERR, 0xbc0),
  335. INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIFA1, 0xc20),
  336. INTC_VECT(SCIFA2, 0xc40),
  337. INTC_VECT(DENC, 0xc60), INTC_VECT(MSIOF, 0xc80),
  338. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  339. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  340. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  341. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  342. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  343. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  344. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  345. INTC_VECT(SIU, 0xf80),
  346. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  347. INTC_VECT(TMU2, 0x440),
  348. INTC_VECT(VEU2, 0x560), INTC_VECT(LCDC, 0x580),
  349. };
  350. static struct intc_group groups[] __initdata = {
  351. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  352. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  353. INTC_GROUP(MMC, MMC_MMC1I, MMC_MMC2I, MMC_MMC3I),
  354. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  355. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  356. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  357. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  358. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  359. };
  360. static struct intc_mask_reg mask_registers[] __initdata = {
  361. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  362. { } },
  363. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  364. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  365. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  366. { 0, 0, 0, VPU, 0, 0, 0, MFI } },
  367. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  368. { 0, 0, 0, ICB } },
  369. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  370. { 0, TMU2, TMU1, TMU0, VEU2, 0, 0, LCDC } },
  371. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  372. { 0, DMAC_DADERR, DMAC5, DMAC4, DENC, SCIFA2, SCIFA1, SCIF } },
  373. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  374. { 0, 0, 0, 0, 0, 0, 0, MSIOF } },
  375. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  376. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  377. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  378. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  379. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, 0, SIU } },
  380. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  381. { 0, 0, 0, CMT, 0, USB, } },
  382. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  383. { 0, MMC_MMC3I, MMC_MMC2I, MMC_MMC1I } },
  384. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  385. { 0, 0, 0, 0, 0, 0, 0, TSIF } },
  386. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  387. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  388. };
  389. static struct intc_prio_reg prio_registers[] __initdata = {
  390. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  391. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2, LCDC, ICB } },
  392. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  393. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  394. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
  395. { 0xa4080014, 0, 16, 4, /* IPRF */ { 0, DMAC45, USB, CMT } },
  396. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIFA1, SCIFA2, DENC } },
  397. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF, 0, FLCTL, I2C } },
  398. { 0xa4080020, 0, 16, 4, /* IPRI */ { 0, 0, TSIF, } },
  399. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  400. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
  401. { 0xa408002c, 0, 16, 4, /* IPRL */ { } },
  402. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  403. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  404. };
  405. static struct intc_sense_reg sense_registers[] __initdata = {
  406. { 0xa414001c, 16, 2, /* ICR1 */
  407. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  408. };
  409. static struct intc_mask_reg ack_registers[] __initdata = {
  410. { 0xa4140024, 0, 8, /* INTREQ00 */
  411. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  412. };
  413. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7366", vectors, groups,
  414. mask_registers, prio_registers, sense_registers,
  415. ack_registers);
  416. void __init plat_irq_setup(void)
  417. {
  418. register_intc_controller(&intc_desc);
  419. }
  420. void __init plat_mem_setup(void)
  421. {
  422. /* TODO: Register Node 1 */
  423. }