setup.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663
  1. /*
  2. * Renesas - AP-325RXA
  3. * (Compatible with Algo System ., LTD. - AP-320A)
  4. *
  5. * Copyright (C) 2008 Renesas Solutions Corp.
  6. * Author : Yusuke Goda <goda.yuske@renesas.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/mtd/physmap.h>
  17. #include <linux/mtd/sh_flctl.h>
  18. #include <linux/delay.h>
  19. #include <linux/i2c.h>
  20. #include <linux/smsc911x.h>
  21. #include <linux/gpio.h>
  22. #include <media/ov772x.h>
  23. #include <media/soc_camera.h>
  24. #include <media/soc_camera_platform.h>
  25. #include <media/sh_mobile_ceu.h>
  26. #include <video/sh_mobile_lcdc.h>
  27. #include <asm/io.h>
  28. #include <asm/clock.h>
  29. #include <asm/suspend.h>
  30. #include <cpu/sh7723.h>
  31. static struct smsc911x_platform_config smsc911x_config = {
  32. .phy_interface = PHY_INTERFACE_MODE_MII,
  33. .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
  34. .irq_type = SMSC911X_IRQ_TYPE_OPEN_DRAIN,
  35. .flags = SMSC911X_USE_32BIT,
  36. };
  37. static struct resource smsc9118_resources[] = {
  38. [0] = {
  39. .start = 0xb6080000,
  40. .end = 0xb60fffff,
  41. .flags = IORESOURCE_MEM,
  42. },
  43. [1] = {
  44. .start = 35,
  45. .end = 35,
  46. .flags = IORESOURCE_IRQ,
  47. }
  48. };
  49. static struct platform_device smsc9118_device = {
  50. .name = "smsc911x",
  51. .id = -1,
  52. .num_resources = ARRAY_SIZE(smsc9118_resources),
  53. .resource = smsc9118_resources,
  54. .dev = {
  55. .platform_data = &smsc911x_config,
  56. },
  57. };
  58. /*
  59. * AP320 and AP325RXA has CPLD data in NOR Flash(0xA80000-0xABFFFF).
  60. * If this area erased, this board can not boot.
  61. */
  62. static struct mtd_partition ap325rxa_nor_flash_partitions[] = {
  63. {
  64. .name = "uboot",
  65. .offset = 0,
  66. .size = (1 * 1024 * 1024),
  67. .mask_flags = MTD_WRITEABLE, /* Read-only */
  68. }, {
  69. .name = "kernel",
  70. .offset = MTDPART_OFS_APPEND,
  71. .size = (2 * 1024 * 1024),
  72. }, {
  73. .name = "free-area0",
  74. .offset = MTDPART_OFS_APPEND,
  75. .size = ((7 * 1024 * 1024) + (512 * 1024)),
  76. }, {
  77. .name = "CPLD-Data",
  78. .offset = MTDPART_OFS_APPEND,
  79. .mask_flags = MTD_WRITEABLE, /* Read-only */
  80. .size = (1024 * 128 * 2),
  81. }, {
  82. .name = "free-area1",
  83. .offset = MTDPART_OFS_APPEND,
  84. .size = MTDPART_SIZ_FULL,
  85. },
  86. };
  87. static struct physmap_flash_data ap325rxa_nor_flash_data = {
  88. .width = 2,
  89. .parts = ap325rxa_nor_flash_partitions,
  90. .nr_parts = ARRAY_SIZE(ap325rxa_nor_flash_partitions),
  91. };
  92. static struct resource ap325rxa_nor_flash_resources[] = {
  93. [0] = {
  94. .name = "NOR Flash",
  95. .start = 0x00000000,
  96. .end = 0x00ffffff,
  97. .flags = IORESOURCE_MEM,
  98. }
  99. };
  100. static struct platform_device ap325rxa_nor_flash_device = {
  101. .name = "physmap-flash",
  102. .resource = ap325rxa_nor_flash_resources,
  103. .num_resources = ARRAY_SIZE(ap325rxa_nor_flash_resources),
  104. .dev = {
  105. .platform_data = &ap325rxa_nor_flash_data,
  106. },
  107. };
  108. static struct mtd_partition nand_partition_info[] = {
  109. {
  110. .name = "nand_data",
  111. .offset = 0,
  112. .size = MTDPART_SIZ_FULL,
  113. },
  114. };
  115. static struct resource nand_flash_resources[] = {
  116. [0] = {
  117. .start = 0xa4530000,
  118. .end = 0xa45300ff,
  119. .flags = IORESOURCE_MEM,
  120. }
  121. };
  122. static struct sh_flctl_platform_data nand_flash_data = {
  123. .parts = nand_partition_info,
  124. .nr_parts = ARRAY_SIZE(nand_partition_info),
  125. .flcmncr_val = FCKSEL_E | TYPESEL_SET | NANWF_E,
  126. .has_hwecc = 1,
  127. };
  128. static struct platform_device nand_flash_device = {
  129. .name = "sh_flctl",
  130. .resource = nand_flash_resources,
  131. .num_resources = ARRAY_SIZE(nand_flash_resources),
  132. .dev = {
  133. .platform_data = &nand_flash_data,
  134. },
  135. };
  136. #define FPGA_LCDREG 0xB4100180
  137. #define FPGA_BKLREG 0xB4100212
  138. #define FPGA_LCDREG_VAL 0x0018
  139. #define PORT_MSELCRB 0xA4050182
  140. #define PORT_HIZCRC 0xA405015C
  141. #define PORT_DRVCRA 0xA405018A
  142. #define PORT_DRVCRB 0xA405018C
  143. static void ap320_wvga_power_on(void *board_data)
  144. {
  145. msleep(100);
  146. /* ASD AP-320/325 LCD ON */
  147. ctrl_outw(FPGA_LCDREG_VAL, FPGA_LCDREG);
  148. /* backlight */
  149. gpio_set_value(GPIO_PTS3, 0);
  150. ctrl_outw(0x100, FPGA_BKLREG);
  151. }
  152. static void ap320_wvga_power_off(void *board_data)
  153. {
  154. /* backlight */
  155. ctrl_outw(0, FPGA_BKLREG);
  156. gpio_set_value(GPIO_PTS3, 1);
  157. /* ASD AP-320/325 LCD OFF */
  158. ctrl_outw(0, FPGA_LCDREG);
  159. }
  160. static struct sh_mobile_lcdc_info lcdc_info = {
  161. .clock_source = LCDC_CLK_EXTERNAL,
  162. .ch[0] = {
  163. .chan = LCDC_CHAN_MAINLCD,
  164. .bpp = 16,
  165. .interface_type = RGB18,
  166. .clock_divider = 1,
  167. .lcd_cfg = {
  168. .name = "LB070WV1",
  169. .xres = 800,
  170. .yres = 480,
  171. .left_margin = 32,
  172. .right_margin = 160,
  173. .hsync_len = 8,
  174. .upper_margin = 63,
  175. .lower_margin = 80,
  176. .vsync_len = 1,
  177. .sync = 0, /* hsync and vsync are active low */
  178. },
  179. .lcd_size_cfg = { /* 7.0 inch */
  180. .width = 152,
  181. .height = 91,
  182. },
  183. .board_cfg = {
  184. .display_on = ap320_wvga_power_on,
  185. .display_off = ap320_wvga_power_off,
  186. },
  187. }
  188. };
  189. static struct resource lcdc_resources[] = {
  190. [0] = {
  191. .name = "LCDC",
  192. .start = 0xfe940000, /* P4-only space */
  193. .end = 0xfe942fff,
  194. .flags = IORESOURCE_MEM,
  195. },
  196. [1] = {
  197. .start = 28,
  198. .flags = IORESOURCE_IRQ,
  199. },
  200. };
  201. static struct platform_device lcdc_device = {
  202. .name = "sh_mobile_lcdc_fb",
  203. .num_resources = ARRAY_SIZE(lcdc_resources),
  204. .resource = lcdc_resources,
  205. .dev = {
  206. .platform_data = &lcdc_info,
  207. },
  208. .archdata = {
  209. .hwblk_id = HWBLK_LCDC,
  210. },
  211. };
  212. static void camera_power(int val)
  213. {
  214. gpio_set_value(GPIO_PTZ5, val); /* RST_CAM/RSTB */
  215. mdelay(10);
  216. }
  217. #ifdef CONFIG_I2C
  218. /* support for the old ncm03j camera */
  219. static unsigned char camera_ncm03j_magic[] =
  220. {
  221. 0x87, 0x00, 0x88, 0x08, 0x89, 0x01, 0x8A, 0xE8,
  222. 0x1D, 0x00, 0x1E, 0x8A, 0x21, 0x00, 0x33, 0x36,
  223. 0x36, 0x60, 0x37, 0x08, 0x3B, 0x31, 0x44, 0x0F,
  224. 0x46, 0xF0, 0x4B, 0x28, 0x4C, 0x21, 0x4D, 0x55,
  225. 0x4E, 0x1B, 0x4F, 0xC7, 0x50, 0xFC, 0x51, 0x12,
  226. 0x58, 0x02, 0x66, 0xC0, 0x67, 0x46, 0x6B, 0xA0,
  227. 0x6C, 0x34, 0x7E, 0x25, 0x7F, 0x25, 0x8D, 0x0F,
  228. 0x92, 0x40, 0x93, 0x04, 0x94, 0x26, 0x95, 0x0A,
  229. 0x99, 0x03, 0x9A, 0xF0, 0x9B, 0x14, 0x9D, 0x7A,
  230. 0xC5, 0x02, 0xD6, 0x07, 0x59, 0x00, 0x5A, 0x1A,
  231. 0x5B, 0x2A, 0x5C, 0x37, 0x5D, 0x42, 0x5E, 0x56,
  232. 0xC8, 0x00, 0xC9, 0x1A, 0xCA, 0x2A, 0xCB, 0x37,
  233. 0xCC, 0x42, 0xCD, 0x56, 0xCE, 0x00, 0xCF, 0x1A,
  234. 0xD0, 0x2A, 0xD1, 0x37, 0xD2, 0x42, 0xD3, 0x56,
  235. 0x5F, 0x68, 0x60, 0x87, 0x61, 0xA3, 0x62, 0xBC,
  236. 0x63, 0xD4, 0x64, 0xEA, 0xD6, 0x0F,
  237. };
  238. static int camera_probe(void)
  239. {
  240. struct i2c_adapter *a = i2c_get_adapter(0);
  241. struct i2c_msg msg;
  242. int ret;
  243. if (!a)
  244. return -ENODEV;
  245. camera_power(1);
  246. msg.addr = 0x6e;
  247. msg.buf = camera_ncm03j_magic;
  248. msg.len = 2;
  249. msg.flags = 0;
  250. ret = i2c_transfer(a, &msg, 1);
  251. camera_power(0);
  252. return ret;
  253. }
  254. static int camera_set_capture(struct soc_camera_platform_info *info,
  255. int enable)
  256. {
  257. struct i2c_adapter *a = i2c_get_adapter(0);
  258. struct i2c_msg msg;
  259. int ret = 0;
  260. int i;
  261. camera_power(0);
  262. if (!enable)
  263. return 0; /* no disable for now */
  264. camera_power(1);
  265. for (i = 0; i < ARRAY_SIZE(camera_ncm03j_magic); i += 2) {
  266. u_int8_t buf[8];
  267. msg.addr = 0x6e;
  268. msg.buf = buf;
  269. msg.len = 2;
  270. msg.flags = 0;
  271. buf[0] = camera_ncm03j_magic[i];
  272. buf[1] = camera_ncm03j_magic[i + 1];
  273. ret = (ret < 0) ? ret : i2c_transfer(a, &msg, 1);
  274. }
  275. return ret;
  276. }
  277. static int ap325rxa_camera_add(struct soc_camera_link *icl, struct device *dev);
  278. static void ap325rxa_camera_del(struct soc_camera_link *icl);
  279. static struct soc_camera_platform_info camera_info = {
  280. .format_name = "UYVY",
  281. .format_depth = 16,
  282. .format = {
  283. .code = V4L2_MBUS_FMT_YUYV8_2X8_BE,
  284. .colorspace = V4L2_COLORSPACE_SMPTE170M,
  285. .field = V4L2_FIELD_NONE,
  286. .width = 640,
  287. .height = 480,
  288. },
  289. .bus_param = SOCAM_PCLK_SAMPLE_RISING | SOCAM_HSYNC_ACTIVE_HIGH |
  290. SOCAM_VSYNC_ACTIVE_HIGH | SOCAM_MASTER | SOCAM_DATAWIDTH_8 |
  291. SOCAM_DATA_ACTIVE_HIGH,
  292. .set_capture = camera_set_capture,
  293. };
  294. struct soc_camera_link camera_link = {
  295. .bus_id = 0,
  296. .add_device = ap325rxa_camera_add,
  297. .del_device = ap325rxa_camera_del,
  298. .module_name = "soc_camera_platform",
  299. .priv = &camera_info,
  300. };
  301. static void dummy_release(struct device *dev)
  302. {
  303. }
  304. static struct platform_device camera_device = {
  305. .name = "soc_camera_platform",
  306. .dev = {
  307. .platform_data = &camera_info,
  308. .release = dummy_release,
  309. },
  310. };
  311. static int ap325rxa_camera_add(struct soc_camera_link *icl,
  312. struct device *dev)
  313. {
  314. if (icl != &camera_link || camera_probe() <= 0)
  315. return -ENODEV;
  316. camera_info.dev = dev;
  317. return platform_device_register(&camera_device);
  318. }
  319. static void ap325rxa_camera_del(struct soc_camera_link *icl)
  320. {
  321. if (icl != &camera_link)
  322. return;
  323. platform_device_unregister(&camera_device);
  324. memset(&camera_device.dev.kobj, 0,
  325. sizeof(camera_device.dev.kobj));
  326. }
  327. #endif /* CONFIG_I2C */
  328. static int ov7725_power(struct device *dev, int mode)
  329. {
  330. camera_power(0);
  331. if (mode)
  332. camera_power(1);
  333. return 0;
  334. }
  335. static struct sh_mobile_ceu_info sh_mobile_ceu_info = {
  336. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  337. };
  338. static struct resource ceu_resources[] = {
  339. [0] = {
  340. .name = "CEU",
  341. .start = 0xfe910000,
  342. .end = 0xfe91009f,
  343. .flags = IORESOURCE_MEM,
  344. },
  345. [1] = {
  346. .start = 52,
  347. .flags = IORESOURCE_IRQ,
  348. },
  349. [2] = {
  350. /* place holder for contiguous memory */
  351. },
  352. };
  353. static struct platform_device ceu_device = {
  354. .name = "sh_mobile_ceu",
  355. .id = 0, /* "ceu0" clock */
  356. .num_resources = ARRAY_SIZE(ceu_resources),
  357. .resource = ceu_resources,
  358. .dev = {
  359. .platform_data = &sh_mobile_ceu_info,
  360. },
  361. .archdata = {
  362. .hwblk_id = HWBLK_CEU,
  363. },
  364. };
  365. static struct resource sdhi0_cn3_resources[] = {
  366. [0] = {
  367. .name = "SDHI0",
  368. .start = 0x04ce0000,
  369. .end = 0x04ce01ff,
  370. .flags = IORESOURCE_MEM,
  371. },
  372. [1] = {
  373. .start = 101,
  374. .flags = IORESOURCE_IRQ,
  375. },
  376. };
  377. static struct platform_device sdhi0_cn3_device = {
  378. .name = "sh_mobile_sdhi",
  379. .id = 0, /* "sdhi0" clock */
  380. .num_resources = ARRAY_SIZE(sdhi0_cn3_resources),
  381. .resource = sdhi0_cn3_resources,
  382. .archdata = {
  383. .hwblk_id = HWBLK_SDHI0,
  384. },
  385. };
  386. static struct resource sdhi1_cn7_resources[] = {
  387. [0] = {
  388. .name = "SDHI1",
  389. .start = 0x04cf0000,
  390. .end = 0x04cf01ff,
  391. .flags = IORESOURCE_MEM,
  392. },
  393. [1] = {
  394. .start = 24,
  395. .flags = IORESOURCE_IRQ,
  396. },
  397. };
  398. static struct platform_device sdhi1_cn7_device = {
  399. .name = "sh_mobile_sdhi",
  400. .id = 1, /* "sdhi1" clock */
  401. .num_resources = ARRAY_SIZE(sdhi1_cn7_resources),
  402. .resource = sdhi1_cn7_resources,
  403. .archdata = {
  404. .hwblk_id = HWBLK_SDHI1,
  405. },
  406. };
  407. static struct i2c_board_info __initdata ap325rxa_i2c_devices[] = {
  408. {
  409. I2C_BOARD_INFO("pcf8563", 0x51),
  410. },
  411. };
  412. static struct i2c_board_info ap325rxa_i2c_camera[] = {
  413. {
  414. I2C_BOARD_INFO("ov772x", 0x21),
  415. },
  416. };
  417. static struct ov772x_camera_info ov7725_info = {
  418. .buswidth = SOCAM_DATAWIDTH_8,
  419. .flags = OV772X_FLAG_VFLIP | OV772X_FLAG_HFLIP,
  420. .edgectrl = OV772X_AUTO_EDGECTRL(0xf, 0),
  421. };
  422. static struct soc_camera_link ov7725_link = {
  423. .bus_id = 0,
  424. .power = ov7725_power,
  425. .board_info = &ap325rxa_i2c_camera[0],
  426. .i2c_adapter_id = 0,
  427. .module_name = "ov772x",
  428. .priv = &ov7725_info,
  429. };
  430. static struct platform_device ap325rxa_camera[] = {
  431. {
  432. .name = "soc-camera-pdrv",
  433. .id = 0,
  434. .dev = {
  435. .platform_data = &ov7725_link,
  436. },
  437. }, {
  438. .name = "soc-camera-pdrv",
  439. .id = 1,
  440. .dev = {
  441. .platform_data = &camera_link,
  442. },
  443. },
  444. };
  445. static struct platform_device *ap325rxa_devices[] __initdata = {
  446. &smsc9118_device,
  447. &ap325rxa_nor_flash_device,
  448. &lcdc_device,
  449. &ceu_device,
  450. &nand_flash_device,
  451. &sdhi0_cn3_device,
  452. &sdhi1_cn7_device,
  453. &ap325rxa_camera[0],
  454. &ap325rxa_camera[1],
  455. };
  456. extern char ap325rxa_sdram_enter_start;
  457. extern char ap325rxa_sdram_enter_end;
  458. extern char ap325rxa_sdram_leave_start;
  459. extern char ap325rxa_sdram_leave_end;
  460. static int __init ap325rxa_devices_setup(void)
  461. {
  462. /* register board specific self-refresh code */
  463. sh_mobile_register_self_refresh(SUSP_SH_STANDBY | SUSP_SH_SF,
  464. &ap325rxa_sdram_enter_start,
  465. &ap325rxa_sdram_enter_end,
  466. &ap325rxa_sdram_leave_start,
  467. &ap325rxa_sdram_leave_end);
  468. /* LD3 and LD4 LEDs */
  469. gpio_request(GPIO_PTX5, NULL); /* RUN */
  470. gpio_direction_output(GPIO_PTX5, 1);
  471. gpio_export(GPIO_PTX5, 0);
  472. gpio_request(GPIO_PTX4, NULL); /* INDICATOR */
  473. gpio_direction_output(GPIO_PTX4, 0);
  474. gpio_export(GPIO_PTX4, 0);
  475. /* SW1 input */
  476. gpio_request(GPIO_PTF7, NULL); /* MODE */
  477. gpio_direction_input(GPIO_PTF7);
  478. gpio_export(GPIO_PTF7, 0);
  479. /* LCDC */
  480. gpio_request(GPIO_FN_LCDD15, NULL);
  481. gpio_request(GPIO_FN_LCDD14, NULL);
  482. gpio_request(GPIO_FN_LCDD13, NULL);
  483. gpio_request(GPIO_FN_LCDD12, NULL);
  484. gpio_request(GPIO_FN_LCDD11, NULL);
  485. gpio_request(GPIO_FN_LCDD10, NULL);
  486. gpio_request(GPIO_FN_LCDD9, NULL);
  487. gpio_request(GPIO_FN_LCDD8, NULL);
  488. gpio_request(GPIO_FN_LCDD7, NULL);
  489. gpio_request(GPIO_FN_LCDD6, NULL);
  490. gpio_request(GPIO_FN_LCDD5, NULL);
  491. gpio_request(GPIO_FN_LCDD4, NULL);
  492. gpio_request(GPIO_FN_LCDD3, NULL);
  493. gpio_request(GPIO_FN_LCDD2, NULL);
  494. gpio_request(GPIO_FN_LCDD1, NULL);
  495. gpio_request(GPIO_FN_LCDD0, NULL);
  496. gpio_request(GPIO_FN_LCDLCLK_PTR, NULL);
  497. gpio_request(GPIO_FN_LCDDCK, NULL);
  498. gpio_request(GPIO_FN_LCDVEPWC, NULL);
  499. gpio_request(GPIO_FN_LCDVCPWC, NULL);
  500. gpio_request(GPIO_FN_LCDVSYN, NULL);
  501. gpio_request(GPIO_FN_LCDHSYN, NULL);
  502. gpio_request(GPIO_FN_LCDDISP, NULL);
  503. gpio_request(GPIO_FN_LCDDON, NULL);
  504. /* LCD backlight */
  505. gpio_request(GPIO_PTS3, NULL);
  506. gpio_direction_output(GPIO_PTS3, 1);
  507. /* CEU */
  508. gpio_request(GPIO_FN_VIO_CLK2, NULL);
  509. gpio_request(GPIO_FN_VIO_VD2, NULL);
  510. gpio_request(GPIO_FN_VIO_HD2, NULL);
  511. gpio_request(GPIO_FN_VIO_FLD, NULL);
  512. gpio_request(GPIO_FN_VIO_CKO, NULL);
  513. gpio_request(GPIO_FN_VIO_D15, NULL);
  514. gpio_request(GPIO_FN_VIO_D14, NULL);
  515. gpio_request(GPIO_FN_VIO_D13, NULL);
  516. gpio_request(GPIO_FN_VIO_D12, NULL);
  517. gpio_request(GPIO_FN_VIO_D11, NULL);
  518. gpio_request(GPIO_FN_VIO_D10, NULL);
  519. gpio_request(GPIO_FN_VIO_D9, NULL);
  520. gpio_request(GPIO_FN_VIO_D8, NULL);
  521. gpio_request(GPIO_PTZ7, NULL);
  522. gpio_direction_output(GPIO_PTZ7, 0); /* OE_CAM */
  523. gpio_request(GPIO_PTZ6, NULL);
  524. gpio_direction_output(GPIO_PTZ6, 0); /* STBY_CAM */
  525. gpio_request(GPIO_PTZ5, NULL);
  526. gpio_direction_output(GPIO_PTZ5, 0); /* RST_CAM */
  527. gpio_request(GPIO_PTZ4, NULL);
  528. gpio_direction_output(GPIO_PTZ4, 0); /* SADDR */
  529. ctrl_outw(ctrl_inw(PORT_MSELCRB) & ~0x0001, PORT_MSELCRB);
  530. /* FLCTL */
  531. gpio_request(GPIO_FN_FCE, NULL);
  532. gpio_request(GPIO_FN_NAF7, NULL);
  533. gpio_request(GPIO_FN_NAF6, NULL);
  534. gpio_request(GPIO_FN_NAF5, NULL);
  535. gpio_request(GPIO_FN_NAF4, NULL);
  536. gpio_request(GPIO_FN_NAF3, NULL);
  537. gpio_request(GPIO_FN_NAF2, NULL);
  538. gpio_request(GPIO_FN_NAF1, NULL);
  539. gpio_request(GPIO_FN_NAF0, NULL);
  540. gpio_request(GPIO_FN_FCDE, NULL);
  541. gpio_request(GPIO_FN_FOE, NULL);
  542. gpio_request(GPIO_FN_FSC, NULL);
  543. gpio_request(GPIO_FN_FWE, NULL);
  544. gpio_request(GPIO_FN_FRB, NULL);
  545. ctrl_outw(0, PORT_HIZCRC);
  546. ctrl_outw(0xFFFF, PORT_DRVCRA);
  547. ctrl_outw(0xFFFF, PORT_DRVCRB);
  548. platform_resource_setup_memory(&ceu_device, "ceu", 4 << 20);
  549. /* SDHI0 - CN3 - SD CARD */
  550. gpio_request(GPIO_FN_SDHI0CD_PTD, NULL);
  551. gpio_request(GPIO_FN_SDHI0WP_PTD, NULL);
  552. gpio_request(GPIO_FN_SDHI0D3_PTD, NULL);
  553. gpio_request(GPIO_FN_SDHI0D2_PTD, NULL);
  554. gpio_request(GPIO_FN_SDHI0D1_PTD, NULL);
  555. gpio_request(GPIO_FN_SDHI0D0_PTD, NULL);
  556. gpio_request(GPIO_FN_SDHI0CMD_PTD, NULL);
  557. gpio_request(GPIO_FN_SDHI0CLK_PTD, NULL);
  558. /* SDHI1 - CN7 - MICRO SD CARD */
  559. gpio_request(GPIO_FN_SDHI1CD, NULL);
  560. gpio_request(GPIO_FN_SDHI1D3, NULL);
  561. gpio_request(GPIO_FN_SDHI1D2, NULL);
  562. gpio_request(GPIO_FN_SDHI1D1, NULL);
  563. gpio_request(GPIO_FN_SDHI1D0, NULL);
  564. gpio_request(GPIO_FN_SDHI1CMD, NULL);
  565. gpio_request(GPIO_FN_SDHI1CLK, NULL);
  566. i2c_register_board_info(0, ap325rxa_i2c_devices,
  567. ARRAY_SIZE(ap325rxa_i2c_devices));
  568. return platform_add_devices(ap325rxa_devices,
  569. ARRAY_SIZE(ap325rxa_devices));
  570. }
  571. arch_initcall(ap325rxa_devices_setup);
  572. /* Return the board specific boot mode pin configuration */
  573. static int ap325rxa_mode_pins(void)
  574. {
  575. /* MD0=0, MD1=0, MD2=0: Clock Mode 0
  576. * MD3=0: 16-bit Area0 Bus Width
  577. * MD5=1: Little Endian
  578. * TSTMD=1, MD8=1: Test Mode Disabled
  579. */
  580. return MODE_PIN5 | MODE_PIN8;
  581. }
  582. static struct sh_machine_vector mv_ap325rxa __initmv = {
  583. .mv_name = "AP-325RXA",
  584. .mv_mode_pins = ap325rxa_mode_pins,
  585. };