mpc8610_hpcd.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * MPC8610 HPCD board specific routines
  3. *
  4. * Initial author: Xianghua Xiao <x.xiao@freescale.com>
  5. * Recode: Jason Jin <jason.jin@freescale.com>
  6. * York Sun <yorksun@freescale.com>
  7. *
  8. * Rewrite the interrupt routing. remove the 8259PIC support,
  9. * All the integrated device in ULI use sideband interrupt.
  10. *
  11. * Copyright 2008 Freescale Semiconductor Inc.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/stddef.h>
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/kdev_t.h>
  23. #include <linux/delay.h>
  24. #include <linux/seq_file.h>
  25. #include <linux/of.h>
  26. #include <asm/system.h>
  27. #include <asm/time.h>
  28. #include <asm/machdep.h>
  29. #include <asm/pci-bridge.h>
  30. #include <asm/prom.h>
  31. #include <mm/mmu_decl.h>
  32. #include <asm/udbg.h>
  33. #include <asm/mpic.h>
  34. #include <linux/of_platform.h>
  35. #include <sysdev/fsl_pci.h>
  36. #include <sysdev/fsl_soc.h>
  37. #include <sysdev/simple_gpio.h>
  38. #include "mpc86xx.h"
  39. static struct device_node *pixis_node;
  40. static unsigned char *pixis_bdcfg0, *pixis_arch;
  41. #ifdef CONFIG_SUSPEND
  42. static irqreturn_t mpc8610_sw9_irq(int irq, void *data)
  43. {
  44. pr_debug("%s: PIXIS' event (sw9/wakeup) IRQ handled\n", __func__);
  45. return IRQ_HANDLED;
  46. }
  47. static void __init mpc8610_suspend_init(void)
  48. {
  49. int irq;
  50. int ret;
  51. if (!pixis_node)
  52. return;
  53. irq = irq_of_parse_and_map(pixis_node, 0);
  54. if (!irq) {
  55. pr_err("%s: can't map pixis event IRQ.\n", __func__);
  56. return;
  57. }
  58. ret = request_irq(irq, mpc8610_sw9_irq, 0, "sw9/wakeup", NULL);
  59. if (ret) {
  60. pr_err("%s: can't request pixis event IRQ: %d\n",
  61. __func__, ret);
  62. irq_dispose_mapping(irq);
  63. }
  64. enable_irq_wake(irq);
  65. }
  66. #else
  67. static inline void mpc8610_suspend_init(void) { }
  68. #endif /* CONFIG_SUSPEND */
  69. static struct of_device_id __initdata mpc8610_ids[] = {
  70. { .compatible = "fsl,mpc8610-immr", },
  71. { .compatible = "fsl,mpc8610-guts", },
  72. { .compatible = "simple-bus", },
  73. { .compatible = "gianfar", },
  74. {}
  75. };
  76. static int __init mpc8610_declare_of_platform_devices(void)
  77. {
  78. /* Firstly, register PIXIS GPIOs. */
  79. simple_gpiochip_init("fsl,fpga-pixis-gpio-bank");
  80. /* Enable wakeup on PIXIS' event IRQ. */
  81. mpc8610_suspend_init();
  82. /* Without this call, the SSI device driver won't get probed. */
  83. of_platform_bus_probe(NULL, mpc8610_ids, NULL);
  84. return 0;
  85. }
  86. machine_device_initcall(mpc86xx_hpcd, mpc8610_declare_of_platform_devices);
  87. #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
  88. static u32 get_busfreq(void)
  89. {
  90. struct device_node *node;
  91. u32 fs_busfreq = 0;
  92. node = of_find_node_by_type(NULL, "cpu");
  93. if (node) {
  94. unsigned int size;
  95. const unsigned int *prop =
  96. of_get_property(node, "bus-frequency", &size);
  97. if (prop)
  98. fs_busfreq = *prop;
  99. of_node_put(node);
  100. };
  101. return fs_busfreq;
  102. }
  103. unsigned int mpc8610hpcd_get_pixel_format(unsigned int bits_per_pixel,
  104. int monitor_port)
  105. {
  106. static const unsigned long pixelformat[][3] = {
  107. {0x88882317, 0x88083218, 0x65052119},
  108. {0x88883316, 0x88082219, 0x65053118},
  109. };
  110. unsigned int pix_fmt, arch_monitor;
  111. arch_monitor = ((*pixis_arch == 0x01) && (monitor_port == 0))? 0 : 1;
  112. /* DVI port for board version 0x01 */
  113. if (bits_per_pixel == 32)
  114. pix_fmt = pixelformat[arch_monitor][0];
  115. else if (bits_per_pixel == 24)
  116. pix_fmt = pixelformat[arch_monitor][1];
  117. else if (bits_per_pixel == 16)
  118. pix_fmt = pixelformat[arch_monitor][2];
  119. else
  120. pix_fmt = pixelformat[1][0];
  121. return pix_fmt;
  122. }
  123. void mpc8610hpcd_set_gamma_table(int monitor_port, char *gamma_table_base)
  124. {
  125. int i;
  126. if (monitor_port == 2) { /* dual link LVDS */
  127. for (i = 0; i < 256*3; i++)
  128. gamma_table_base[i] = (gamma_table_base[i] << 2) |
  129. ((gamma_table_base[i] >> 6) & 0x03);
  130. }
  131. }
  132. #define PX_BRDCFG0_DVISEL (1 << 3)
  133. #define PX_BRDCFG0_DLINK (1 << 4)
  134. #define PX_BRDCFG0_DIU_MASK (PX_BRDCFG0_DVISEL | PX_BRDCFG0_DLINK)
  135. void mpc8610hpcd_set_monitor_port(int monitor_port)
  136. {
  137. static const u8 bdcfg[] = {
  138. PX_BRDCFG0_DVISEL | PX_BRDCFG0_DLINK,
  139. PX_BRDCFG0_DLINK,
  140. 0,
  141. };
  142. if (monitor_port < 3)
  143. clrsetbits_8(pixis_bdcfg0, PX_BRDCFG0_DIU_MASK,
  144. bdcfg[monitor_port]);
  145. }
  146. void mpc8610hpcd_set_pixel_clock(unsigned int pixclock)
  147. {
  148. u32 __iomem *clkdvdr;
  149. u32 temp;
  150. /* variables for pixel clock calcs */
  151. ulong bestval, bestfreq, speed_ccb, minpixclock, maxpixclock;
  152. ulong pixval;
  153. long err;
  154. int i;
  155. clkdvdr = ioremap(get_immrbase() + 0xe0800, sizeof(u32));
  156. if (!clkdvdr) {
  157. printk(KERN_ERR "Err: can't map clock divider register!\n");
  158. return;
  159. }
  160. /* Pixel Clock configuration */
  161. pr_debug("DIU: Bus Frequency = %d\n", get_busfreq());
  162. speed_ccb = get_busfreq();
  163. /* Calculate the pixel clock with the smallest error */
  164. /* calculate the following in steps to avoid overflow */
  165. pr_debug("DIU pixclock in ps - %d\n", pixclock);
  166. temp = 1000000000/pixclock;
  167. temp *= 1000;
  168. pixclock = temp;
  169. pr_debug("DIU pixclock freq - %u\n", pixclock);
  170. temp = pixclock * 5 / 100;
  171. pr_debug("deviation = %d\n", temp);
  172. minpixclock = pixclock - temp;
  173. maxpixclock = pixclock + temp;
  174. pr_debug("DIU minpixclock - %lu\n", minpixclock);
  175. pr_debug("DIU maxpixclock - %lu\n", maxpixclock);
  176. pixval = speed_ccb/pixclock;
  177. pr_debug("DIU pixval = %lu\n", pixval);
  178. err = 100000000;
  179. bestval = pixval;
  180. pr_debug("DIU bestval = %lu\n", bestval);
  181. bestfreq = 0;
  182. for (i = -1; i <= 1; i++) {
  183. temp = speed_ccb / ((pixval+i) + 1);
  184. pr_debug("DIU test pixval i= %d, pixval=%lu, temp freq. = %u\n",
  185. i, pixval, temp);
  186. if ((temp < minpixclock) || (temp > maxpixclock))
  187. pr_debug("DIU exceeds monitor range (%lu to %lu)\n",
  188. minpixclock, maxpixclock);
  189. else if (abs(temp - pixclock) < err) {
  190. pr_debug("Entered the else if block %d\n", i);
  191. err = abs(temp - pixclock);
  192. bestval = pixval+i;
  193. bestfreq = temp;
  194. }
  195. }
  196. pr_debug("DIU chose = %lx\n", bestval);
  197. pr_debug("DIU error = %ld\n NomPixClk ", err);
  198. pr_debug("DIU: Best Freq = %lx\n", bestfreq);
  199. /* Modify PXCLK in GUTS CLKDVDR */
  200. pr_debug("DIU: Current value of CLKDVDR = 0x%08x\n", (*clkdvdr));
  201. temp = (*clkdvdr) & 0x2000FFFF;
  202. *clkdvdr = temp; /* turn off clock */
  203. *clkdvdr = temp | 0x80000000 | (((bestval) & 0x1F) << 16);
  204. pr_debug("DIU: Modified value of CLKDVDR = 0x%08x\n", (*clkdvdr));
  205. iounmap(clkdvdr);
  206. }
  207. ssize_t mpc8610hpcd_show_monitor_port(int monitor_port, char *buf)
  208. {
  209. return snprintf(buf, PAGE_SIZE,
  210. "%c0 - DVI\n"
  211. "%c1 - Single link LVDS\n"
  212. "%c2 - Dual link LVDS\n",
  213. monitor_port == 0 ? '*' : ' ',
  214. monitor_port == 1 ? '*' : ' ',
  215. monitor_port == 2 ? '*' : ' ');
  216. }
  217. int mpc8610hpcd_set_sysfs_monitor_port(int val)
  218. {
  219. return val < 3 ? val : 0;
  220. }
  221. #endif
  222. static void __init mpc86xx_hpcd_setup_arch(void)
  223. {
  224. struct resource r;
  225. struct device_node *np;
  226. unsigned char *pixis;
  227. if (ppc_md.progress)
  228. ppc_md.progress("mpc86xx_hpcd_setup_arch()", 0);
  229. #ifdef CONFIG_PCI
  230. for_each_node_by_type(np, "pci") {
  231. if (of_device_is_compatible(np, "fsl,mpc8610-pci")
  232. || of_device_is_compatible(np, "fsl,mpc8641-pcie")) {
  233. struct resource rsrc;
  234. of_address_to_resource(np, 0, &rsrc);
  235. if ((rsrc.start & 0xfffff) == 0xa000)
  236. fsl_add_bridge(np, 1);
  237. else
  238. fsl_add_bridge(np, 0);
  239. }
  240. }
  241. #endif
  242. #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
  243. diu_ops.get_pixel_format = mpc8610hpcd_get_pixel_format;
  244. diu_ops.set_gamma_table = mpc8610hpcd_set_gamma_table;
  245. diu_ops.set_monitor_port = mpc8610hpcd_set_monitor_port;
  246. diu_ops.set_pixel_clock = mpc8610hpcd_set_pixel_clock;
  247. diu_ops.show_monitor_port = mpc8610hpcd_show_monitor_port;
  248. diu_ops.set_sysfs_monitor_port = mpc8610hpcd_set_sysfs_monitor_port;
  249. #endif
  250. pixis_node = of_find_compatible_node(NULL, NULL, "fsl,fpga-pixis");
  251. if (pixis_node) {
  252. of_address_to_resource(pixis_node, 0, &r);
  253. of_node_put(pixis_node);
  254. pixis = ioremap(r.start, 32);
  255. if (!pixis) {
  256. printk(KERN_ERR "Err: can't map FPGA cfg register!\n");
  257. return;
  258. }
  259. pixis_bdcfg0 = pixis + 8;
  260. pixis_arch = pixis + 1;
  261. } else
  262. printk(KERN_ERR "Err: "
  263. "can't find device node 'fsl,fpga-pixis'\n");
  264. printk("MPC86xx HPCD board from Freescale Semiconductor\n");
  265. }
  266. /*
  267. * Called very early, device-tree isn't unflattened
  268. */
  269. static int __init mpc86xx_hpcd_probe(void)
  270. {
  271. unsigned long root = of_get_flat_dt_root();
  272. if (of_flat_dt_is_compatible(root, "fsl,MPC8610HPCD"))
  273. return 1; /* Looks good */
  274. return 0;
  275. }
  276. static long __init mpc86xx_time_init(void)
  277. {
  278. unsigned int temp;
  279. /* Set the time base to zero */
  280. mtspr(SPRN_TBWL, 0);
  281. mtspr(SPRN_TBWU, 0);
  282. temp = mfspr(SPRN_HID0);
  283. temp |= HID0_TBEN;
  284. mtspr(SPRN_HID0, temp);
  285. asm volatile("isync");
  286. return 0;
  287. }
  288. define_machine(mpc86xx_hpcd) {
  289. .name = "MPC86xx HPCD",
  290. .probe = mpc86xx_hpcd_probe,
  291. .setup_arch = mpc86xx_hpcd_setup_arch,
  292. .init_IRQ = mpc86xx_init_irq,
  293. .get_irq = mpic_get_irq,
  294. .restart = fsl_rstcr_restart,
  295. .time_init = mpc86xx_time_init,
  296. .calibrate_decr = generic_calibrate_decr,
  297. .progress = udbg_progress,
  298. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  299. };