gef_sbc310.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * GE Fanuc SBC310 board support
  3. *
  4. * Author: Martyn Welch <martyn.welch@gefanuc.com>
  5. *
  6. * Copyright 2008 GE Fanuc Intelligent Platforms Embedded Systems, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * Based on: mpc86xx_hpcn.c (MPC86xx HPCN board specific routines)
  14. * Copyright 2006 Freescale Semiconductor Inc.
  15. *
  16. * NEC fixup adapted from arch/mips/pci/fixup-lm2e.c
  17. */
  18. #include <linux/stddef.h>
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/kdev_t.h>
  22. #include <linux/delay.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/of_platform.h>
  25. #include <asm/system.h>
  26. #include <asm/time.h>
  27. #include <asm/machdep.h>
  28. #include <asm/pci-bridge.h>
  29. #include <asm/prom.h>
  30. #include <mm/mmu_decl.h>
  31. #include <asm/udbg.h>
  32. #include <asm/mpic.h>
  33. #include <asm/nvram.h>
  34. #include <sysdev/fsl_pci.h>
  35. #include <sysdev/fsl_soc.h>
  36. #include "mpc86xx.h"
  37. #include "gef_pic.h"
  38. #undef DEBUG
  39. #ifdef DEBUG
  40. #define DBG (fmt...) do { printk(KERN_ERR "SBC310: " fmt); } while (0)
  41. #else
  42. #define DBG (fmt...) do { } while (0)
  43. #endif
  44. void __iomem *sbc310_regs;
  45. static void __init gef_sbc310_init_irq(void)
  46. {
  47. struct device_node *cascade_node = NULL;
  48. mpc86xx_init_irq();
  49. /*
  50. * There is a simple interrupt handler in the main FPGA, this needs
  51. * to be cascaded into the MPIC
  52. */
  53. cascade_node = of_find_compatible_node(NULL, NULL, "gef,fpga-pic");
  54. if (!cascade_node) {
  55. printk(KERN_WARNING "SBC310: No FPGA PIC\n");
  56. return;
  57. }
  58. gef_pic_init(cascade_node);
  59. of_node_put(cascade_node);
  60. }
  61. static void __init gef_sbc310_setup_arch(void)
  62. {
  63. struct device_node *regs;
  64. #ifdef CONFIG_PCI
  65. struct device_node *np;
  66. for_each_compatible_node(np, "pci", "fsl,mpc8641-pcie") {
  67. fsl_add_bridge(np, 1);
  68. }
  69. #endif
  70. printk(KERN_INFO "GE Fanuc Intelligent Platforms SBC310 6U VPX SBC\n");
  71. #ifdef CONFIG_SMP
  72. mpc86xx_smp_init();
  73. #endif
  74. /* Remap basic board registers */
  75. regs = of_find_compatible_node(NULL, NULL, "gef,fpga-regs");
  76. if (regs) {
  77. sbc310_regs = of_iomap(regs, 0);
  78. if (sbc310_regs == NULL)
  79. printk(KERN_WARNING "Unable to map board registers\n");
  80. of_node_put(regs);
  81. }
  82. #if defined(CONFIG_MMIO_NVRAM)
  83. mmio_nvram_init();
  84. #endif
  85. }
  86. /* Return the PCB revision */
  87. static unsigned int gef_sbc310_get_board_id(void)
  88. {
  89. unsigned int reg;
  90. reg = ioread32(sbc310_regs);
  91. return reg & 0xff;
  92. }
  93. /* Return the PCB revision */
  94. static unsigned int gef_sbc310_get_pcb_rev(void)
  95. {
  96. unsigned int reg;
  97. reg = ioread32(sbc310_regs);
  98. return (reg >> 8) & 0xff;
  99. }
  100. /* Return the board (software) revision */
  101. static unsigned int gef_sbc310_get_board_rev(void)
  102. {
  103. unsigned int reg;
  104. reg = ioread32(sbc310_regs);
  105. return (reg >> 16) & 0xff;
  106. }
  107. /* Return the FPGA revision */
  108. static unsigned int gef_sbc310_get_fpga_rev(void)
  109. {
  110. unsigned int reg;
  111. reg = ioread32(sbc310_regs);
  112. return (reg >> 24) & 0xf;
  113. }
  114. static void gef_sbc310_show_cpuinfo(struct seq_file *m)
  115. {
  116. uint svid = mfspr(SPRN_SVR);
  117. seq_printf(m, "Vendor\t\t: GE Fanuc Intelligent Platforms\n");
  118. seq_printf(m, "Board ID\t: 0x%2.2x\n", gef_sbc310_get_board_id());
  119. seq_printf(m, "Revision\t: %u%c\n", gef_sbc310_get_pcb_rev(),
  120. ('A' + gef_sbc310_get_board_rev() - 1));
  121. seq_printf(m, "FPGA Revision\t: %u\n", gef_sbc310_get_fpga_rev());
  122. seq_printf(m, "SVR\t\t: 0x%x\n", svid);
  123. }
  124. static void __init gef_sbc310_nec_fixup(struct pci_dev *pdev)
  125. {
  126. unsigned int val;
  127. /* Do not do the fixup on other platforms! */
  128. if (!machine_is(gef_sbc310))
  129. return;
  130. printk(KERN_INFO "Running NEC uPD720101 Fixup\n");
  131. /* Ensure only ports 1 & 2 are enabled */
  132. pci_read_config_dword(pdev, 0xe0, &val);
  133. pci_write_config_dword(pdev, 0xe0, (val & ~7) | 0x2);
  134. /* System clock is 48-MHz Oscillator and EHCI Enabled. */
  135. pci_write_config_dword(pdev, 0xe4, 1 << 5);
  136. }
  137. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_USB,
  138. gef_sbc310_nec_fixup);
  139. /*
  140. * Called very early, device-tree isn't unflattened
  141. *
  142. * This function is called to determine whether the BSP is compatible with the
  143. * supplied device-tree, which is assumed to be the correct one for the actual
  144. * board. It is expected thati, in the future, a kernel may support multiple
  145. * boards.
  146. */
  147. static int __init gef_sbc310_probe(void)
  148. {
  149. unsigned long root = of_get_flat_dt_root();
  150. if (of_flat_dt_is_compatible(root, "gef,sbc310"))
  151. return 1;
  152. return 0;
  153. }
  154. static long __init mpc86xx_time_init(void)
  155. {
  156. unsigned int temp;
  157. /* Set the time base to zero */
  158. mtspr(SPRN_TBWL, 0);
  159. mtspr(SPRN_TBWU, 0);
  160. temp = mfspr(SPRN_HID0);
  161. temp |= HID0_TBEN;
  162. mtspr(SPRN_HID0, temp);
  163. asm volatile("isync");
  164. return 0;
  165. }
  166. static __initdata struct of_device_id of_bus_ids[] = {
  167. { .compatible = "simple-bus", },
  168. { .compatible = "gianfar", },
  169. {},
  170. };
  171. static int __init declare_of_platform_devices(void)
  172. {
  173. printk(KERN_DEBUG "Probe platform devices\n");
  174. of_platform_bus_probe(NULL, of_bus_ids, NULL);
  175. return 0;
  176. }
  177. machine_device_initcall(gef_sbc310, declare_of_platform_devices);
  178. define_machine(gef_sbc310) {
  179. .name = "GE Fanuc SBC310",
  180. .probe = gef_sbc310_probe,
  181. .setup_arch = gef_sbc310_setup_arch,
  182. .init_IRQ = gef_sbc310_init_irq,
  183. .show_cpuinfo = gef_sbc310_show_cpuinfo,
  184. .get_irq = mpic_get_irq,
  185. .restart = fsl_rstcr_restart,
  186. .time_init = mpc86xx_time_init,
  187. .calibrate_decr = generic_calibrate_decr,
  188. .progress = udbg_progress,
  189. #ifdef CONFIG_PCI
  190. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  191. #endif
  192. };