emulate.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright IBM Corp. 2007
  16. *
  17. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  18. */
  19. #include <linux/jiffies.h>
  20. #include <linux/hrtimer.h>
  21. #include <linux/types.h>
  22. #include <linux/string.h>
  23. #include <linux/kvm_host.h>
  24. #include <asm/reg.h>
  25. #include <asm/time.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/kvm_ppc.h>
  28. #include <asm/disassemble.h>
  29. #include "timing.h"
  30. #include "trace.h"
  31. #define OP_TRAP 3
  32. #define OP_TRAP_64 2
  33. #define OP_31_XOP_LWZX 23
  34. #define OP_31_XOP_LBZX 87
  35. #define OP_31_XOP_STWX 151
  36. #define OP_31_XOP_STBX 215
  37. #define OP_31_XOP_STBUX 247
  38. #define OP_31_XOP_LHZX 279
  39. #define OP_31_XOP_LHZUX 311
  40. #define OP_31_XOP_MFSPR 339
  41. #define OP_31_XOP_STHX 407
  42. #define OP_31_XOP_STHUX 439
  43. #define OP_31_XOP_MTSPR 467
  44. #define OP_31_XOP_DCBI 470
  45. #define OP_31_XOP_LWBRX 534
  46. #define OP_31_XOP_TLBSYNC 566
  47. #define OP_31_XOP_STWBRX 662
  48. #define OP_31_XOP_LHBRX 790
  49. #define OP_31_XOP_STHBRX 918
  50. #define OP_LWZ 32
  51. #define OP_LWZU 33
  52. #define OP_LBZ 34
  53. #define OP_LBZU 35
  54. #define OP_STW 36
  55. #define OP_STWU 37
  56. #define OP_STB 38
  57. #define OP_STBU 39
  58. #define OP_LHZ 40
  59. #define OP_LHZU 41
  60. #define OP_STH 44
  61. #define OP_STHU 45
  62. #ifdef CONFIG_PPC64
  63. static int kvmppc_dec_enabled(struct kvm_vcpu *vcpu)
  64. {
  65. return 1;
  66. }
  67. #else
  68. static int kvmppc_dec_enabled(struct kvm_vcpu *vcpu)
  69. {
  70. return vcpu->arch.tcr & TCR_DIE;
  71. }
  72. #endif
  73. void kvmppc_emulate_dec(struct kvm_vcpu *vcpu)
  74. {
  75. unsigned long dec_nsec;
  76. pr_debug("mtDEC: %x\n", vcpu->arch.dec);
  77. #ifdef CONFIG_PPC64
  78. /* POWER4+ triggers a dec interrupt if the value is < 0 */
  79. if (vcpu->arch.dec & 0x80000000) {
  80. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  81. kvmppc_core_queue_dec(vcpu);
  82. return;
  83. }
  84. #endif
  85. if (kvmppc_dec_enabled(vcpu)) {
  86. /* The decrementer ticks at the same rate as the timebase, so
  87. * that's how we convert the guest DEC value to the number of
  88. * host ticks. */
  89. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  90. dec_nsec = vcpu->arch.dec;
  91. dec_nsec *= 1000;
  92. dec_nsec /= tb_ticks_per_usec;
  93. hrtimer_start(&vcpu->arch.dec_timer, ktime_set(0, dec_nsec),
  94. HRTIMER_MODE_REL);
  95. vcpu->arch.dec_jiffies = get_tb();
  96. } else {
  97. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  98. }
  99. }
  100. /* XXX to do:
  101. * lhax
  102. * lhaux
  103. * lswx
  104. * lswi
  105. * stswx
  106. * stswi
  107. * lha
  108. * lhau
  109. * lmw
  110. * stmw
  111. *
  112. * XXX is_bigendian should depend on MMU mapping or MSR[LE]
  113. */
  114. /* XXX Should probably auto-generate instruction decoding for a particular core
  115. * from opcode tables in the future. */
  116. int kvmppc_emulate_instruction(struct kvm_run *run, struct kvm_vcpu *vcpu)
  117. {
  118. u32 inst = vcpu->arch.last_inst;
  119. u32 ea;
  120. int ra;
  121. int rb;
  122. int rs;
  123. int rt;
  124. int sprn;
  125. enum emulation_result emulated = EMULATE_DONE;
  126. int advance = 1;
  127. /* this default type might be overwritten by subcategories */
  128. kvmppc_set_exit_type(vcpu, EMULATED_INST_EXITS);
  129. pr_debug(KERN_INFO "Emulating opcode %d / %d\n", get_op(inst), get_xop(inst));
  130. switch (get_op(inst)) {
  131. case OP_TRAP:
  132. #ifdef CONFIG_PPC64
  133. case OP_TRAP_64:
  134. #else
  135. vcpu->arch.esr |= ESR_PTR;
  136. #endif
  137. kvmppc_core_queue_program(vcpu);
  138. advance = 0;
  139. break;
  140. case 31:
  141. switch (get_xop(inst)) {
  142. case OP_31_XOP_LWZX:
  143. rt = get_rt(inst);
  144. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  145. break;
  146. case OP_31_XOP_LBZX:
  147. rt = get_rt(inst);
  148. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  149. break;
  150. case OP_31_XOP_STWX:
  151. rs = get_rs(inst);
  152. emulated = kvmppc_handle_store(run, vcpu,
  153. vcpu->arch.gpr[rs],
  154. 4, 1);
  155. break;
  156. case OP_31_XOP_STBX:
  157. rs = get_rs(inst);
  158. emulated = kvmppc_handle_store(run, vcpu,
  159. vcpu->arch.gpr[rs],
  160. 1, 1);
  161. break;
  162. case OP_31_XOP_STBUX:
  163. rs = get_rs(inst);
  164. ra = get_ra(inst);
  165. rb = get_rb(inst);
  166. ea = vcpu->arch.gpr[rb];
  167. if (ra)
  168. ea += vcpu->arch.gpr[ra];
  169. emulated = kvmppc_handle_store(run, vcpu,
  170. vcpu->arch.gpr[rs],
  171. 1, 1);
  172. vcpu->arch.gpr[rs] = ea;
  173. break;
  174. case OP_31_XOP_LHZX:
  175. rt = get_rt(inst);
  176. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  177. break;
  178. case OP_31_XOP_LHZUX:
  179. rt = get_rt(inst);
  180. ra = get_ra(inst);
  181. rb = get_rb(inst);
  182. ea = vcpu->arch.gpr[rb];
  183. if (ra)
  184. ea += vcpu->arch.gpr[ra];
  185. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  186. vcpu->arch.gpr[ra] = ea;
  187. break;
  188. case OP_31_XOP_MFSPR:
  189. sprn = get_sprn(inst);
  190. rt = get_rt(inst);
  191. switch (sprn) {
  192. case SPRN_SRR0:
  193. vcpu->arch.gpr[rt] = vcpu->arch.srr0; break;
  194. case SPRN_SRR1:
  195. vcpu->arch.gpr[rt] = vcpu->arch.srr1; break;
  196. case SPRN_PVR:
  197. vcpu->arch.gpr[rt] = vcpu->arch.pvr; break;
  198. case SPRN_PIR:
  199. vcpu->arch.gpr[rt] = vcpu->vcpu_id; break;
  200. case SPRN_MSSSR0:
  201. vcpu->arch.gpr[rt] = 0; break;
  202. /* Note: mftb and TBRL/TBWL are user-accessible, so
  203. * the guest can always access the real TB anyways.
  204. * In fact, we probably will never see these traps. */
  205. case SPRN_TBWL:
  206. vcpu->arch.gpr[rt] = get_tb() >> 32; break;
  207. case SPRN_TBWU:
  208. vcpu->arch.gpr[rt] = get_tb(); break;
  209. case SPRN_SPRG0:
  210. vcpu->arch.gpr[rt] = vcpu->arch.sprg0; break;
  211. case SPRN_SPRG1:
  212. vcpu->arch.gpr[rt] = vcpu->arch.sprg1; break;
  213. case SPRN_SPRG2:
  214. vcpu->arch.gpr[rt] = vcpu->arch.sprg2; break;
  215. case SPRN_SPRG3:
  216. vcpu->arch.gpr[rt] = vcpu->arch.sprg3; break;
  217. /* Note: SPRG4-7 are user-readable, so we don't get
  218. * a trap. */
  219. case SPRN_DEC:
  220. {
  221. u64 jd = get_tb() - vcpu->arch.dec_jiffies;
  222. vcpu->arch.gpr[rt] = vcpu->arch.dec - jd;
  223. pr_debug(KERN_INFO "mfDEC: %x - %llx = %lx\n", vcpu->arch.dec, jd, vcpu->arch.gpr[rt]);
  224. break;
  225. }
  226. default:
  227. emulated = kvmppc_core_emulate_mfspr(vcpu, sprn, rt);
  228. if (emulated == EMULATE_FAIL) {
  229. printk("mfspr: unknown spr %x\n", sprn);
  230. vcpu->arch.gpr[rt] = 0;
  231. }
  232. break;
  233. }
  234. break;
  235. case OP_31_XOP_STHX:
  236. rs = get_rs(inst);
  237. ra = get_ra(inst);
  238. rb = get_rb(inst);
  239. emulated = kvmppc_handle_store(run, vcpu,
  240. vcpu->arch.gpr[rs],
  241. 2, 1);
  242. break;
  243. case OP_31_XOP_STHUX:
  244. rs = get_rs(inst);
  245. ra = get_ra(inst);
  246. rb = get_rb(inst);
  247. ea = vcpu->arch.gpr[rb];
  248. if (ra)
  249. ea += vcpu->arch.gpr[ra];
  250. emulated = kvmppc_handle_store(run, vcpu,
  251. vcpu->arch.gpr[rs],
  252. 2, 1);
  253. vcpu->arch.gpr[ra] = ea;
  254. break;
  255. case OP_31_XOP_MTSPR:
  256. sprn = get_sprn(inst);
  257. rs = get_rs(inst);
  258. switch (sprn) {
  259. case SPRN_SRR0:
  260. vcpu->arch.srr0 = vcpu->arch.gpr[rs]; break;
  261. case SPRN_SRR1:
  262. vcpu->arch.srr1 = vcpu->arch.gpr[rs]; break;
  263. /* XXX We need to context-switch the timebase for
  264. * watchdog and FIT. */
  265. case SPRN_TBWL: break;
  266. case SPRN_TBWU: break;
  267. case SPRN_MSSSR0: break;
  268. case SPRN_DEC:
  269. vcpu->arch.dec = vcpu->arch.gpr[rs];
  270. kvmppc_emulate_dec(vcpu);
  271. break;
  272. case SPRN_SPRG0:
  273. vcpu->arch.sprg0 = vcpu->arch.gpr[rs]; break;
  274. case SPRN_SPRG1:
  275. vcpu->arch.sprg1 = vcpu->arch.gpr[rs]; break;
  276. case SPRN_SPRG2:
  277. vcpu->arch.sprg2 = vcpu->arch.gpr[rs]; break;
  278. case SPRN_SPRG3:
  279. vcpu->arch.sprg3 = vcpu->arch.gpr[rs]; break;
  280. default:
  281. emulated = kvmppc_core_emulate_mtspr(vcpu, sprn, rs);
  282. if (emulated == EMULATE_FAIL)
  283. printk("mtspr: unknown spr %x\n", sprn);
  284. break;
  285. }
  286. break;
  287. case OP_31_XOP_DCBI:
  288. /* Do nothing. The guest is performing dcbi because
  289. * hardware DMA is not snooped by the dcache, but
  290. * emulated DMA either goes through the dcache as
  291. * normal writes, or the host kernel has handled dcache
  292. * coherence. */
  293. break;
  294. case OP_31_XOP_LWBRX:
  295. rt = get_rt(inst);
  296. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 0);
  297. break;
  298. case OP_31_XOP_TLBSYNC:
  299. break;
  300. case OP_31_XOP_STWBRX:
  301. rs = get_rs(inst);
  302. ra = get_ra(inst);
  303. rb = get_rb(inst);
  304. emulated = kvmppc_handle_store(run, vcpu,
  305. vcpu->arch.gpr[rs],
  306. 4, 0);
  307. break;
  308. case OP_31_XOP_LHBRX:
  309. rt = get_rt(inst);
  310. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 0);
  311. break;
  312. case OP_31_XOP_STHBRX:
  313. rs = get_rs(inst);
  314. ra = get_ra(inst);
  315. rb = get_rb(inst);
  316. emulated = kvmppc_handle_store(run, vcpu,
  317. vcpu->arch.gpr[rs],
  318. 2, 0);
  319. break;
  320. default:
  321. /* Attempt core-specific emulation below. */
  322. emulated = EMULATE_FAIL;
  323. }
  324. break;
  325. case OP_LWZ:
  326. rt = get_rt(inst);
  327. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  328. break;
  329. case OP_LWZU:
  330. ra = get_ra(inst);
  331. rt = get_rt(inst);
  332. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  333. vcpu->arch.gpr[ra] = vcpu->arch.paddr_accessed;
  334. break;
  335. case OP_LBZ:
  336. rt = get_rt(inst);
  337. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  338. break;
  339. case OP_LBZU:
  340. ra = get_ra(inst);
  341. rt = get_rt(inst);
  342. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  343. vcpu->arch.gpr[ra] = vcpu->arch.paddr_accessed;
  344. break;
  345. case OP_STW:
  346. rs = get_rs(inst);
  347. emulated = kvmppc_handle_store(run, vcpu, vcpu->arch.gpr[rs],
  348. 4, 1);
  349. break;
  350. case OP_STWU:
  351. ra = get_ra(inst);
  352. rs = get_rs(inst);
  353. emulated = kvmppc_handle_store(run, vcpu, vcpu->arch.gpr[rs],
  354. 4, 1);
  355. vcpu->arch.gpr[ra] = vcpu->arch.paddr_accessed;
  356. break;
  357. case OP_STB:
  358. rs = get_rs(inst);
  359. emulated = kvmppc_handle_store(run, vcpu, vcpu->arch.gpr[rs],
  360. 1, 1);
  361. break;
  362. case OP_STBU:
  363. ra = get_ra(inst);
  364. rs = get_rs(inst);
  365. emulated = kvmppc_handle_store(run, vcpu, vcpu->arch.gpr[rs],
  366. 1, 1);
  367. vcpu->arch.gpr[ra] = vcpu->arch.paddr_accessed;
  368. break;
  369. case OP_LHZ:
  370. rt = get_rt(inst);
  371. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  372. break;
  373. case OP_LHZU:
  374. ra = get_ra(inst);
  375. rt = get_rt(inst);
  376. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  377. vcpu->arch.gpr[ra] = vcpu->arch.paddr_accessed;
  378. break;
  379. case OP_STH:
  380. rs = get_rs(inst);
  381. emulated = kvmppc_handle_store(run, vcpu, vcpu->arch.gpr[rs],
  382. 2, 1);
  383. break;
  384. case OP_STHU:
  385. ra = get_ra(inst);
  386. rs = get_rs(inst);
  387. emulated = kvmppc_handle_store(run, vcpu, vcpu->arch.gpr[rs],
  388. 2, 1);
  389. vcpu->arch.gpr[ra] = vcpu->arch.paddr_accessed;
  390. break;
  391. default:
  392. emulated = EMULATE_FAIL;
  393. }
  394. if (emulated == EMULATE_FAIL) {
  395. emulated = kvmppc_core_emulate_op(run, vcpu, inst, &advance);
  396. if (emulated == EMULATE_FAIL) {
  397. advance = 0;
  398. printk(KERN_ERR "Couldn't emulate instruction 0x%08x "
  399. "(op %d xop %d)\n", inst, get_op(inst), get_xop(inst));
  400. }
  401. }
  402. trace_kvm_ppc_instr(inst, vcpu->arch.pc, emulated);
  403. if (advance)
  404. vcpu->arch.pc += 4; /* Advance past emulated instruction. */
  405. return emulated;
  406. }