book3s_64_emulate.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright SUSE Linux Products GmbH 2009
  16. *
  17. * Authors: Alexander Graf <agraf@suse.de>
  18. */
  19. #include <asm/kvm_ppc.h>
  20. #include <asm/disassemble.h>
  21. #include <asm/kvm_book3s.h>
  22. #include <asm/reg.h>
  23. #define OP_19_XOP_RFID 18
  24. #define OP_19_XOP_RFI 50
  25. #define OP_31_XOP_MFMSR 83
  26. #define OP_31_XOP_MTMSR 146
  27. #define OP_31_XOP_MTMSRD 178
  28. #define OP_31_XOP_MTSRIN 242
  29. #define OP_31_XOP_TLBIEL 274
  30. #define OP_31_XOP_TLBIE 306
  31. #define OP_31_XOP_SLBMTE 402
  32. #define OP_31_XOP_SLBIE 434
  33. #define OP_31_XOP_SLBIA 498
  34. #define OP_31_XOP_MFSRIN 659
  35. #define OP_31_XOP_SLBMFEV 851
  36. #define OP_31_XOP_EIOIO 854
  37. #define OP_31_XOP_SLBMFEE 915
  38. /* DCBZ is actually 1014, but we patch it to 1010 so we get a trap */
  39. #define OP_31_XOP_DCBZ 1010
  40. int kvmppc_core_emulate_op(struct kvm_run *run, struct kvm_vcpu *vcpu,
  41. unsigned int inst, int *advance)
  42. {
  43. int emulated = EMULATE_DONE;
  44. switch (get_op(inst)) {
  45. case 19:
  46. switch (get_xop(inst)) {
  47. case OP_19_XOP_RFID:
  48. case OP_19_XOP_RFI:
  49. vcpu->arch.pc = vcpu->arch.srr0;
  50. kvmppc_set_msr(vcpu, vcpu->arch.srr1);
  51. *advance = 0;
  52. break;
  53. default:
  54. emulated = EMULATE_FAIL;
  55. break;
  56. }
  57. break;
  58. case 31:
  59. switch (get_xop(inst)) {
  60. case OP_31_XOP_MFMSR:
  61. vcpu->arch.gpr[get_rt(inst)] = vcpu->arch.msr;
  62. break;
  63. case OP_31_XOP_MTMSRD:
  64. {
  65. ulong rs = vcpu->arch.gpr[get_rs(inst)];
  66. if (inst & 0x10000) {
  67. vcpu->arch.msr &= ~(MSR_RI | MSR_EE);
  68. vcpu->arch.msr |= rs & (MSR_RI | MSR_EE);
  69. } else
  70. kvmppc_set_msr(vcpu, rs);
  71. break;
  72. }
  73. case OP_31_XOP_MTMSR:
  74. kvmppc_set_msr(vcpu, vcpu->arch.gpr[get_rs(inst)]);
  75. break;
  76. case OP_31_XOP_MFSRIN:
  77. {
  78. int srnum;
  79. srnum = (vcpu->arch.gpr[get_rb(inst)] >> 28) & 0xf;
  80. if (vcpu->arch.mmu.mfsrin) {
  81. u32 sr;
  82. sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
  83. vcpu->arch.gpr[get_rt(inst)] = sr;
  84. }
  85. break;
  86. }
  87. case OP_31_XOP_MTSRIN:
  88. vcpu->arch.mmu.mtsrin(vcpu,
  89. (vcpu->arch.gpr[get_rb(inst)] >> 28) & 0xf,
  90. vcpu->arch.gpr[get_rs(inst)]);
  91. break;
  92. case OP_31_XOP_TLBIE:
  93. case OP_31_XOP_TLBIEL:
  94. {
  95. bool large = (inst & 0x00200000) ? true : false;
  96. ulong addr = vcpu->arch.gpr[get_rb(inst)];
  97. vcpu->arch.mmu.tlbie(vcpu, addr, large);
  98. break;
  99. }
  100. case OP_31_XOP_EIOIO:
  101. break;
  102. case OP_31_XOP_SLBMTE:
  103. if (!vcpu->arch.mmu.slbmte)
  104. return EMULATE_FAIL;
  105. vcpu->arch.mmu.slbmte(vcpu, vcpu->arch.gpr[get_rs(inst)],
  106. vcpu->arch.gpr[get_rb(inst)]);
  107. break;
  108. case OP_31_XOP_SLBIE:
  109. if (!vcpu->arch.mmu.slbie)
  110. return EMULATE_FAIL;
  111. vcpu->arch.mmu.slbie(vcpu, vcpu->arch.gpr[get_rb(inst)]);
  112. break;
  113. case OP_31_XOP_SLBIA:
  114. if (!vcpu->arch.mmu.slbia)
  115. return EMULATE_FAIL;
  116. vcpu->arch.mmu.slbia(vcpu);
  117. break;
  118. case OP_31_XOP_SLBMFEE:
  119. if (!vcpu->arch.mmu.slbmfee) {
  120. emulated = EMULATE_FAIL;
  121. } else {
  122. ulong t, rb;
  123. rb = vcpu->arch.gpr[get_rb(inst)];
  124. t = vcpu->arch.mmu.slbmfee(vcpu, rb);
  125. vcpu->arch.gpr[get_rt(inst)] = t;
  126. }
  127. break;
  128. case OP_31_XOP_SLBMFEV:
  129. if (!vcpu->arch.mmu.slbmfev) {
  130. emulated = EMULATE_FAIL;
  131. } else {
  132. ulong t, rb;
  133. rb = vcpu->arch.gpr[get_rb(inst)];
  134. t = vcpu->arch.mmu.slbmfev(vcpu, rb);
  135. vcpu->arch.gpr[get_rt(inst)] = t;
  136. }
  137. break;
  138. case OP_31_XOP_DCBZ:
  139. {
  140. ulong rb = vcpu->arch.gpr[get_rb(inst)];
  141. ulong ra = 0;
  142. ulong addr;
  143. u32 zeros[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
  144. if (get_ra(inst))
  145. ra = vcpu->arch.gpr[get_ra(inst)];
  146. addr = (ra + rb) & ~31ULL;
  147. if (!(vcpu->arch.msr & MSR_SF))
  148. addr &= 0xffffffff;
  149. if (kvmppc_st(vcpu, addr, 32, zeros)) {
  150. vcpu->arch.dear = addr;
  151. vcpu->arch.fault_dear = addr;
  152. to_book3s(vcpu)->dsisr = DSISR_PROTFAULT |
  153. DSISR_ISSTORE;
  154. kvmppc_book3s_queue_irqprio(vcpu,
  155. BOOK3S_INTERRUPT_DATA_STORAGE);
  156. kvmppc_mmu_pte_flush(vcpu, addr, ~0xFFFULL);
  157. }
  158. break;
  159. }
  160. default:
  161. emulated = EMULATE_FAIL;
  162. }
  163. break;
  164. default:
  165. emulated = EMULATE_FAIL;
  166. }
  167. return emulated;
  168. }
  169. void kvmppc_set_bat(struct kvm_vcpu *vcpu, struct kvmppc_bat *bat, bool upper,
  170. u32 val)
  171. {
  172. if (upper) {
  173. /* Upper BAT */
  174. u32 bl = (val >> 2) & 0x7ff;
  175. bat->bepi_mask = (~bl << 17);
  176. bat->bepi = val & 0xfffe0000;
  177. bat->vs = (val & 2) ? 1 : 0;
  178. bat->vp = (val & 1) ? 1 : 0;
  179. bat->raw = (bat->raw & 0xffffffff00000000ULL) | val;
  180. } else {
  181. /* Lower BAT */
  182. bat->brpn = val & 0xfffe0000;
  183. bat->wimg = (val >> 3) & 0xf;
  184. bat->pp = val & 3;
  185. bat->raw = (bat->raw & 0x00000000ffffffffULL) | ((u64)val << 32);
  186. }
  187. }
  188. static void kvmppc_write_bat(struct kvm_vcpu *vcpu, int sprn, u32 val)
  189. {
  190. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  191. struct kvmppc_bat *bat;
  192. switch (sprn) {
  193. case SPRN_IBAT0U ... SPRN_IBAT3L:
  194. bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
  195. break;
  196. case SPRN_IBAT4U ... SPRN_IBAT7L:
  197. bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT4U) / 2];
  198. break;
  199. case SPRN_DBAT0U ... SPRN_DBAT3L:
  200. bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
  201. break;
  202. case SPRN_DBAT4U ... SPRN_DBAT7L:
  203. bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT4U) / 2];
  204. break;
  205. default:
  206. BUG();
  207. }
  208. kvmppc_set_bat(vcpu, bat, !(sprn % 2), val);
  209. }
  210. int kvmppc_core_emulate_mtspr(struct kvm_vcpu *vcpu, int sprn, int rs)
  211. {
  212. int emulated = EMULATE_DONE;
  213. switch (sprn) {
  214. case SPRN_SDR1:
  215. to_book3s(vcpu)->sdr1 = vcpu->arch.gpr[rs];
  216. break;
  217. case SPRN_DSISR:
  218. to_book3s(vcpu)->dsisr = vcpu->arch.gpr[rs];
  219. break;
  220. case SPRN_DAR:
  221. vcpu->arch.dear = vcpu->arch.gpr[rs];
  222. break;
  223. case SPRN_HIOR:
  224. to_book3s(vcpu)->hior = vcpu->arch.gpr[rs];
  225. break;
  226. case SPRN_IBAT0U ... SPRN_IBAT3L:
  227. case SPRN_IBAT4U ... SPRN_IBAT7L:
  228. case SPRN_DBAT0U ... SPRN_DBAT3L:
  229. case SPRN_DBAT4U ... SPRN_DBAT7L:
  230. kvmppc_write_bat(vcpu, sprn, (u32)vcpu->arch.gpr[rs]);
  231. /* BAT writes happen so rarely that we're ok to flush
  232. * everything here */
  233. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  234. break;
  235. case SPRN_HID0:
  236. to_book3s(vcpu)->hid[0] = vcpu->arch.gpr[rs];
  237. break;
  238. case SPRN_HID1:
  239. to_book3s(vcpu)->hid[1] = vcpu->arch.gpr[rs];
  240. break;
  241. case SPRN_HID2:
  242. to_book3s(vcpu)->hid[2] = vcpu->arch.gpr[rs];
  243. break;
  244. case SPRN_HID4:
  245. to_book3s(vcpu)->hid[4] = vcpu->arch.gpr[rs];
  246. break;
  247. case SPRN_HID5:
  248. to_book3s(vcpu)->hid[5] = vcpu->arch.gpr[rs];
  249. /* guest HID5 set can change is_dcbz32 */
  250. if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  251. (mfmsr() & MSR_HV))
  252. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  253. break;
  254. case SPRN_ICTC:
  255. case SPRN_THRM1:
  256. case SPRN_THRM2:
  257. case SPRN_THRM3:
  258. case SPRN_CTRLF:
  259. case SPRN_CTRLT:
  260. break;
  261. default:
  262. printk(KERN_INFO "KVM: invalid SPR write: %d\n", sprn);
  263. #ifndef DEBUG_SPR
  264. emulated = EMULATE_FAIL;
  265. #endif
  266. break;
  267. }
  268. return emulated;
  269. }
  270. int kvmppc_core_emulate_mfspr(struct kvm_vcpu *vcpu, int sprn, int rt)
  271. {
  272. int emulated = EMULATE_DONE;
  273. switch (sprn) {
  274. case SPRN_SDR1:
  275. vcpu->arch.gpr[rt] = to_book3s(vcpu)->sdr1;
  276. break;
  277. case SPRN_DSISR:
  278. vcpu->arch.gpr[rt] = to_book3s(vcpu)->dsisr;
  279. break;
  280. case SPRN_DAR:
  281. vcpu->arch.gpr[rt] = vcpu->arch.dear;
  282. break;
  283. case SPRN_HIOR:
  284. vcpu->arch.gpr[rt] = to_book3s(vcpu)->hior;
  285. break;
  286. case SPRN_HID0:
  287. vcpu->arch.gpr[rt] = to_book3s(vcpu)->hid[0];
  288. break;
  289. case SPRN_HID1:
  290. vcpu->arch.gpr[rt] = to_book3s(vcpu)->hid[1];
  291. break;
  292. case SPRN_HID2:
  293. vcpu->arch.gpr[rt] = to_book3s(vcpu)->hid[2];
  294. break;
  295. case SPRN_HID4:
  296. vcpu->arch.gpr[rt] = to_book3s(vcpu)->hid[4];
  297. break;
  298. case SPRN_HID5:
  299. vcpu->arch.gpr[rt] = to_book3s(vcpu)->hid[5];
  300. break;
  301. case SPRN_THRM1:
  302. case SPRN_THRM2:
  303. case SPRN_THRM3:
  304. case SPRN_CTRLF:
  305. case SPRN_CTRLT:
  306. vcpu->arch.gpr[rt] = 0;
  307. break;
  308. default:
  309. printk(KERN_INFO "KVM: invalid SPR read: %d\n", sprn);
  310. #ifndef DEBUG_SPR
  311. emulated = EMULATE_FAIL;
  312. #endif
  313. break;
  314. }
  315. return emulated;
  316. }