head_8xx.S 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. /* Macro to make the code more readable. */
  32. #ifdef CONFIG_8xx_CPU6
  33. #define DO_8xx_CPU6(val, reg) \
  34. li reg, val; \
  35. stw reg, 12(r0); \
  36. lwz reg, 12(r0);
  37. #else
  38. #define DO_8xx_CPU6(val, reg)
  39. #endif
  40. __HEAD
  41. _ENTRY(_stext);
  42. _ENTRY(_start);
  43. /* MPC8xx
  44. * This port was done on an MBX board with an 860. Right now I only
  45. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  46. * code there loads up some registers before calling us:
  47. * r3: ptr to board info data
  48. * r4: initrd_start or if no initrd then 0
  49. * r5: initrd_end - unused if r4 is 0
  50. * r6: Start of command line string
  51. * r7: End of command line string
  52. *
  53. * I decided to use conditional compilation instead of checking PVR and
  54. * adding more processor specific branches around code I don't need.
  55. * Since this is an embedded processor, I also appreciate any memory
  56. * savings I can get.
  57. *
  58. * The MPC8xx does not have any BATs, but it supports large page sizes.
  59. * We first initialize the MMU to support 8M byte pages, then load one
  60. * entry into each of the instruction and data TLBs to map the first
  61. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  62. * the "internal" processor registers before MMU_init is called.
  63. *
  64. * The TLB code currently contains a major hack. Since I use the condition
  65. * code register, I have to save and restore it. I am out of registers, so
  66. * I just store it in memory location 0 (the TLB handlers are not reentrant).
  67. * To avoid making any decisions, I need to use the "segment" valid bit
  68. * in the first level table, but that would require many changes to the
  69. * Linux page directory/table functions that I don't want to do right now.
  70. *
  71. * I used to use SPRG2 for a temporary register in the TLB handler, but it
  72. * has since been put to other uses. I now use a hack to save a register
  73. * and the CCR at memory location 0.....Someday I'll fix this.....
  74. * -- Dan
  75. */
  76. .globl __start
  77. __start:
  78. mr r31,r3 /* save parameters */
  79. mr r30,r4
  80. mr r29,r5
  81. mr r28,r6
  82. mr r27,r7
  83. /* We have to turn on the MMU right away so we get cache modes
  84. * set correctly.
  85. */
  86. bl initial_mmu
  87. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  88. * ready to work.
  89. */
  90. turn_on_mmu:
  91. mfmsr r0
  92. ori r0,r0,MSR_DR|MSR_IR
  93. mtspr SPRN_SRR1,r0
  94. lis r0,start_here@h
  95. ori r0,r0,start_here@l
  96. mtspr SPRN_SRR0,r0
  97. SYNC
  98. rfi /* enables MMU */
  99. /*
  100. * Exception entry code. This code runs with address translation
  101. * turned off, i.e. using physical addresses.
  102. * We assume sprg3 has the physical address of the current
  103. * task's thread_struct.
  104. */
  105. #define EXCEPTION_PROLOG \
  106. mtspr SPRN_SPRG_SCRATCH0,r10; \
  107. mtspr SPRN_SPRG_SCRATCH1,r11; \
  108. mfcr r10; \
  109. EXCEPTION_PROLOG_1; \
  110. EXCEPTION_PROLOG_2
  111. #define EXCEPTION_PROLOG_1 \
  112. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  113. andi. r11,r11,MSR_PR; \
  114. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  115. beq 1f; \
  116. mfspr r11,SPRN_SPRG_THREAD; \
  117. lwz r11,THREAD_INFO-THREAD(r11); \
  118. addi r11,r11,THREAD_SIZE; \
  119. tophys(r11,r11); \
  120. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  121. #define EXCEPTION_PROLOG_2 \
  122. CLR_TOP32(r11); \
  123. stw r10,_CCR(r11); /* save registers */ \
  124. stw r12,GPR12(r11); \
  125. stw r9,GPR9(r11); \
  126. mfspr r10,SPRN_SPRG_SCRATCH0; \
  127. stw r10,GPR10(r11); \
  128. mfspr r12,SPRN_SPRG_SCRATCH1; \
  129. stw r12,GPR11(r11); \
  130. mflr r10; \
  131. stw r10,_LINK(r11); \
  132. mfspr r12,SPRN_SRR0; \
  133. mfspr r9,SPRN_SRR1; \
  134. stw r1,GPR1(r11); \
  135. stw r1,0(r11); \
  136. tovirt(r1,r11); /* set new kernel sp */ \
  137. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  138. MTMSRD(r10); /* (except for mach check in rtas) */ \
  139. stw r0,GPR0(r11); \
  140. SAVE_4GPRS(3, r11); \
  141. SAVE_2GPRS(7, r11)
  142. /*
  143. * Note: code which follows this uses cr0.eq (set if from kernel),
  144. * r11, r12 (SRR0), and r9 (SRR1).
  145. *
  146. * Note2: once we have set r1 we are in a position to take exceptions
  147. * again, and we could thus set MSR:RI at that point.
  148. */
  149. /*
  150. * Exception vectors.
  151. */
  152. #define EXCEPTION(n, label, hdlr, xfer) \
  153. . = n; \
  154. label: \
  155. EXCEPTION_PROLOG; \
  156. addi r3,r1,STACK_FRAME_OVERHEAD; \
  157. xfer(n, hdlr)
  158. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  159. li r10,trap; \
  160. stw r10,_TRAP(r11); \
  161. li r10,MSR_KERNEL; \
  162. copyee(r10, r9); \
  163. bl tfer; \
  164. i##n: \
  165. .long hdlr; \
  166. .long ret
  167. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  168. #define NOCOPY(d, s)
  169. #define EXC_XFER_STD(n, hdlr) \
  170. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  171. ret_from_except_full)
  172. #define EXC_XFER_LITE(n, hdlr) \
  173. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  174. ret_from_except)
  175. #define EXC_XFER_EE(n, hdlr) \
  176. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  177. ret_from_except_full)
  178. #define EXC_XFER_EE_LITE(n, hdlr) \
  179. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  180. ret_from_except)
  181. /* System reset */
  182. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  183. /* Machine check */
  184. . = 0x200
  185. MachineCheck:
  186. EXCEPTION_PROLOG
  187. mfspr r4,SPRN_DAR
  188. stw r4,_DAR(r11)
  189. li r5,0x00f0
  190. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  191. mfspr r5,SPRN_DSISR
  192. stw r5,_DSISR(r11)
  193. addi r3,r1,STACK_FRAME_OVERHEAD
  194. EXC_XFER_STD(0x200, machine_check_exception)
  195. /* Data access exception.
  196. * This is "never generated" by the MPC8xx. We jump to it for other
  197. * translation errors.
  198. */
  199. . = 0x300
  200. DataAccess:
  201. EXCEPTION_PROLOG
  202. mfspr r10,SPRN_DSISR
  203. stw r10,_DSISR(r11)
  204. mr r5,r10
  205. mfspr r4,SPRN_DAR
  206. li r10,0x00f0
  207. mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
  208. EXC_XFER_EE_LITE(0x300, handle_page_fault)
  209. /* Instruction access exception.
  210. * This is "never generated" by the MPC8xx. We jump to it for other
  211. * translation errors.
  212. */
  213. . = 0x400
  214. InstructionAccess:
  215. EXCEPTION_PROLOG
  216. mr r4,r12
  217. mr r5,r9
  218. EXC_XFER_EE_LITE(0x400, handle_page_fault)
  219. /* External interrupt */
  220. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  221. /* Alignment exception */
  222. . = 0x600
  223. Alignment:
  224. EXCEPTION_PROLOG
  225. mfspr r4,SPRN_DAR
  226. stw r4,_DAR(r11)
  227. li r5,0x00f0
  228. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  229. mfspr r5,SPRN_DSISR
  230. stw r5,_DSISR(r11)
  231. addi r3,r1,STACK_FRAME_OVERHEAD
  232. EXC_XFER_EE(0x600, alignment_exception)
  233. /* Program check exception */
  234. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  235. /* No FPU on MPC8xx. This exception is not supposed to happen.
  236. */
  237. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  238. /* Decrementer */
  239. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  240. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  241. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  242. /* System call */
  243. . = 0xc00
  244. SystemCall:
  245. EXCEPTION_PROLOG
  246. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  247. /* Single step - not used on 601 */
  248. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  249. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  250. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  251. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  252. * for all unimplemented and illegal instructions.
  253. */
  254. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  255. . = 0x1100
  256. /*
  257. * For the MPC8xx, this is a software tablewalk to load the instruction
  258. * TLB. It is modelled after the example in the Motorola manual. The task
  259. * switch loads the M_TWB register with the pointer to the first level table.
  260. * If we discover there is no second level table (value is zero) or if there
  261. * is an invalid pte, we load that into the TLB, which causes another fault
  262. * into the TLB Error interrupt where we can handle such problems.
  263. * We have to use the MD_xxx registers for the tablewalk because the
  264. * equivalent MI_xxx registers only perform the attribute functions.
  265. */
  266. InstructionTLBMiss:
  267. #ifdef CONFIG_8xx_CPU6
  268. stw r3, 8(r0)
  269. #endif
  270. DO_8xx_CPU6(0x3f80, r3)
  271. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  272. mfcr r10
  273. stw r10, 0(r0)
  274. stw r11, 4(r0)
  275. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  276. #ifdef CONFIG_8xx_CPU15
  277. addi r11, r10, 0x1000
  278. tlbie r11
  279. addi r11, r10, -0x1000
  280. tlbie r11
  281. #endif
  282. DO_8xx_CPU6(0x3780, r3)
  283. mtspr SPRN_MD_EPN, r10 /* Have to use MD_EPN for walk, MI_EPN can't */
  284. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  285. /* If we are faulting a kernel address, we have to use the
  286. * kernel page tables.
  287. */
  288. andi. r11, r10, 0x0800 /* Address >= 0x80000000 */
  289. beq 3f
  290. lis r11, swapper_pg_dir@h
  291. ori r11, r11, swapper_pg_dir@l
  292. rlwimi r10, r11, 0, 2, 19
  293. 3:
  294. lwz r11, 0(r10) /* Get the level 1 entry */
  295. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  296. beq 2f /* If zero, don't try to find a pte */
  297. /* We have a pte table, so load the MI_TWC with the attributes
  298. * for this "segment."
  299. */
  300. ori r11,r11,1 /* Set valid bit */
  301. DO_8xx_CPU6(0x2b80, r3)
  302. mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
  303. DO_8xx_CPU6(0x3b80, r3)
  304. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  305. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  306. lwz r10, 0(r11) /* Get the pte */
  307. andi. r11, r10, _PAGE_ACCESSED | _PAGE_PRESENT
  308. cmpwi cr0, r11, _PAGE_ACCESSED | _PAGE_PRESENT
  309. bne- cr0, 2f
  310. /* Clear PP lsb, 0x400 */
  311. rlwinm r10, r10, 0, 22, 20
  312. /* The Linux PTE won't go exactly into the MMU TLB.
  313. * Software indicator bits 22 and 28 must be clear.
  314. * Software indicator bits 24, 25, 26, and 27 must be
  315. * set. All other Linux PTE bits control the behavior
  316. * of the MMU.
  317. */
  318. li r11, 0x00f0
  319. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  320. DO_8xx_CPU6(0x2d80, r3)
  321. mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
  322. mfspr r10, SPRN_M_TW /* Restore registers */
  323. lwz r11, 0(r0)
  324. mtcr r11
  325. lwz r11, 4(r0)
  326. #ifdef CONFIG_8xx_CPU6
  327. lwz r3, 8(r0)
  328. #endif
  329. rfi
  330. 2:
  331. mfspr r11, SPRN_SRR1
  332. /* clear all error bits as TLB Miss
  333. * sets a few unconditionally
  334. */
  335. rlwinm r11, r11, 0, 0xffff
  336. mtspr SPRN_SRR1, r11
  337. mfspr r10, SPRN_M_TW /* Restore registers */
  338. lwz r11, 0(r0)
  339. mtcr r11
  340. lwz r11, 4(r0)
  341. #ifdef CONFIG_8xx_CPU6
  342. lwz r3, 8(r0)
  343. #endif
  344. b InstructionAccess
  345. . = 0x1200
  346. DataStoreTLBMiss:
  347. #ifdef CONFIG_8xx_CPU6
  348. stw r3, 8(r0)
  349. #endif
  350. DO_8xx_CPU6(0x3f80, r3)
  351. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  352. mfcr r10
  353. stw r10, 0(r0)
  354. stw r11, 4(r0)
  355. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  356. /* If we are faulting a kernel address, we have to use the
  357. * kernel page tables.
  358. */
  359. andi. r11, r10, 0x0800
  360. beq 3f
  361. lis r11, swapper_pg_dir@h
  362. ori r11, r11, swapper_pg_dir@l
  363. rlwimi r10, r11, 0, 2, 19
  364. 3:
  365. lwz r11, 0(r10) /* Get the level 1 entry */
  366. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  367. beq 2f /* If zero, don't try to find a pte */
  368. /* We have a pte table, so load fetch the pte from the table.
  369. */
  370. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  371. DO_8xx_CPU6(0x3b80, r3)
  372. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  373. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  374. lwz r10, 0(r10) /* Get the pte */
  375. /* Insert the Guarded flag into the TWC from the Linux PTE.
  376. * It is bit 27 of both the Linux PTE and the TWC (at least
  377. * I got that right :-). It will be better when we can put
  378. * this into the Linux pgd/pmd and load it in the operation
  379. * above.
  380. */
  381. rlwimi r11, r10, 0, 27, 27
  382. /* Insert the WriteThru flag into the TWC from the Linux PTE.
  383. * It is bit 25 in the Linux PTE and bit 30 in the TWC
  384. */
  385. rlwimi r11, r10, 32-5, 30, 30
  386. DO_8xx_CPU6(0x3b80, r3)
  387. mtspr SPRN_MD_TWC, r11
  388. /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
  389. * We also need to know if the insn is a load/store, so:
  390. * Clear _PAGE_PRESENT and load that which will
  391. * trap into DTLB Error with store bit set accordinly.
  392. */
  393. /* PRESENT=0x1, ACCESSED=0x20
  394. * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
  395. * r10 = (r10 & ~PRESENT) | r11;
  396. */
  397. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  398. and r11, r11, r10
  399. rlwimi r10, r11, 0, _PAGE_PRESENT
  400. /* Honour kernel RO, User NA */
  401. /* 0x200 == Extended encoding, bit 22 */
  402. /* r11 = (r10 & _PAGE_USER) >> 2 */
  403. rlwinm r11, r10, 32-2, 0x200
  404. or r10, r11, r10
  405. /* r11 = (r10 & _PAGE_RW) >> 1 */
  406. rlwinm r11, r10, 32-1, 0x200
  407. or r10, r11, r10
  408. /* invert RW and 0x200 bits */
  409. xori r10, r10, _PAGE_RW | 0x200
  410. /* The Linux PTE won't go exactly into the MMU TLB.
  411. * Software indicator bits 22 and 28 must be clear.
  412. * Software indicator bits 24, 25, 26, and 27 must be
  413. * set. All other Linux PTE bits control the behavior
  414. * of the MMU.
  415. */
  416. 2: li r11, 0x00f0
  417. mtspr SPRN_DAR,r11 /* Tag DAR */
  418. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  419. DO_8xx_CPU6(0x3d80, r3)
  420. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  421. mfspr r10, SPRN_M_TW /* Restore registers */
  422. lwz r11, 0(r0)
  423. mtcr r11
  424. lwz r11, 4(r0)
  425. #ifdef CONFIG_8xx_CPU6
  426. lwz r3, 8(r0)
  427. #endif
  428. rfi
  429. /* This is an instruction TLB error on the MPC8xx. This could be due
  430. * to many reasons, such as executing guarded memory or illegal instruction
  431. * addresses. There is nothing to do but handle a big time error fault.
  432. */
  433. . = 0x1300
  434. InstructionTLBError:
  435. b InstructionAccess
  436. /* This is the data TLB error on the MPC8xx. This could be due to
  437. * many reasons, including a dirty update to a pte. We can catch that
  438. * one here, but anything else is an error. First, we track down the
  439. * Linux pte. If it is valid, write access is allowed, but the
  440. * page dirty bit is not set, we will set it and reload the TLB. For
  441. * any other case, we bail out to a higher level function that can
  442. * handle it.
  443. */
  444. . = 0x1400
  445. DataTLBError:
  446. #ifdef CONFIG_8xx_CPU6
  447. stw r3, 8(r0)
  448. #endif
  449. DO_8xx_CPU6(0x3f80, r3)
  450. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  451. mfcr r10
  452. stw r10, 0(r0)
  453. stw r11, 4(r0)
  454. mfspr r10, SPRN_DAR
  455. cmpwi cr0, r10, 0x00f0
  456. beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
  457. DARFixed:/* Return from dcbx instruction bug workaround, r10 holds value of DAR */
  458. mfspr r10, SPRN_M_TW /* Restore registers */
  459. lwz r11, 0(r0)
  460. mtcr r11
  461. lwz r11, 4(r0)
  462. #ifdef CONFIG_8xx_CPU6
  463. lwz r3, 8(r0)
  464. #endif
  465. b DataAccess
  466. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  467. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  468. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  469. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  470. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  471. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  472. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  473. /* On the MPC8xx, these next four traps are used for development
  474. * support of breakpoints and such. Someday I will get around to
  475. * using them.
  476. */
  477. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  478. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  479. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  480. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  481. . = 0x2000
  482. /* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
  483. * by decoding the registers used by the dcbx instruction and adding them.
  484. * DAR is set to the calculated address and r10 also holds the EA on exit.
  485. */
  486. /* define if you don't want to use self modifying code */
  487. #define NO_SELF_MODIFYING_CODE
  488. FixupDAR:/* Entry point for dcbx workaround. */
  489. /* fetch instruction from memory. */
  490. mfspr r10, SPRN_SRR0
  491. DO_8xx_CPU6(0x3780, r3)
  492. mtspr SPRN_MD_EPN, r10
  493. mfspr r11, SPRN_M_TWB /* Get level 1 table entry address */
  494. cmplwi cr0, r11, 0x0800
  495. blt- 3f /* Branch if user space */
  496. lis r11, (swapper_pg_dir-PAGE_OFFSET)@h
  497. ori r11, r11, (swapper_pg_dir-PAGE_OFFSET)@l
  498. rlwimi r11, r10, 32-20, 0xffc /* r11 = r11&~0xffc|(r10>>20)&0xffc */
  499. 3: lwz r11, 0(r11) /* Get the level 1 entry */
  500. DO_8xx_CPU6(0x3b80, r3)
  501. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  502. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  503. lwz r11, 0(r11) /* Get the pte */
  504. /* concat physical page address(r11) and page offset(r10) */
  505. rlwimi r11, r10, 0, 20, 31
  506. lwz r11,0(r11)
  507. /* Check if it really is a dcbx instruction. */
  508. /* dcbt and dcbtst does not generate DTLB Misses/Errors,
  509. * no need to include them here */
  510. srwi r10, r11, 26 /* check if major OP code is 31 */
  511. cmpwi cr0, r10, 31
  512. bne- 141f
  513. rlwinm r10, r11, 0, 21, 30
  514. cmpwi cr0, r10, 2028 /* Is dcbz? */
  515. beq+ 142f
  516. cmpwi cr0, r10, 940 /* Is dcbi? */
  517. beq+ 142f
  518. cmpwi cr0, r10, 108 /* Is dcbst? */
  519. beq+ 144f /* Fix up store bit! */
  520. cmpwi cr0, r10, 172 /* Is dcbf? */
  521. beq+ 142f
  522. cmpwi cr0, r10, 1964 /* Is icbi? */
  523. beq+ 142f
  524. 141: mfspr r10, SPRN_DAR /* r10 must hold DAR at exit */
  525. b DARFixed /* Nope, go back to normal TLB processing */
  526. 144: mfspr r10, SPRN_DSISR
  527. rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
  528. mtspr SPRN_DSISR, r10
  529. 142: /* continue, it was a dcbx, dcbi instruction. */
  530. #ifdef CONFIG_8xx_CPU6
  531. lwz r3, 8(r0) /* restore r3 from memory */
  532. #endif
  533. #ifndef NO_SELF_MODIFYING_CODE
  534. andis. r10,r11,0x1f /* test if reg RA is r0 */
  535. li r10,modified_instr@l
  536. dcbtst r0,r10 /* touch for store */
  537. rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
  538. oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
  539. ori r11,r11,532
  540. stw r11,0(r10) /* store add/and instruction */
  541. dcbf 0,r10 /* flush new instr. to memory. */
  542. icbi 0,r10 /* invalidate instr. cache line */
  543. lwz r11, 4(r0) /* restore r11 from memory */
  544. mfspr r10, SPRN_M_TW /* restore r10 from M_TW */
  545. isync /* Wait until new instr is loaded from memory */
  546. modified_instr:
  547. .space 4 /* this is where the add instr. is stored */
  548. bne+ 143f
  549. subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
  550. 143: mtdar r10 /* store faulting EA in DAR */
  551. b DARFixed /* Go back to normal TLB handling */
  552. #else
  553. mfctr r10
  554. mtdar r10 /* save ctr reg in DAR */
  555. rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
  556. addi r10, r10, 150f@l /* add start of table */
  557. mtctr r10 /* load ctr with jump address */
  558. xor r10, r10, r10 /* sum starts at zero */
  559. bctr /* jump into table */
  560. 150:
  561. add r10, r10, r0 ;b 151f
  562. add r10, r10, r1 ;b 151f
  563. add r10, r10, r2 ;b 151f
  564. add r10, r10, r3 ;b 151f
  565. add r10, r10, r4 ;b 151f
  566. add r10, r10, r5 ;b 151f
  567. add r10, r10, r6 ;b 151f
  568. add r10, r10, r7 ;b 151f
  569. add r10, r10, r8 ;b 151f
  570. add r10, r10, r9 ;b 151f
  571. mtctr r11 ;b 154f /* r10 needs special handling */
  572. mtctr r11 ;b 153f /* r11 needs special handling */
  573. add r10, r10, r12 ;b 151f
  574. add r10, r10, r13 ;b 151f
  575. add r10, r10, r14 ;b 151f
  576. add r10, r10, r15 ;b 151f
  577. add r10, r10, r16 ;b 151f
  578. add r10, r10, r17 ;b 151f
  579. add r10, r10, r18 ;b 151f
  580. add r10, r10, r19 ;b 151f
  581. add r10, r10, r20 ;b 151f
  582. add r10, r10, r21 ;b 151f
  583. add r10, r10, r22 ;b 151f
  584. add r10, r10, r23 ;b 151f
  585. add r10, r10, r24 ;b 151f
  586. add r10, r10, r25 ;b 151f
  587. add r10, r10, r26 ;b 151f
  588. add r10, r10, r27 ;b 151f
  589. add r10, r10, r28 ;b 151f
  590. add r10, r10, r29 ;b 151f
  591. add r10, r10, r30 ;b 151f
  592. add r10, r10, r31
  593. 151:
  594. rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
  595. beq 152f /* if reg RA is zero, don't add it */
  596. addi r11, r11, 150b@l /* add start of table */
  597. mtctr r11 /* load ctr with jump address */
  598. rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
  599. bctr /* jump into table */
  600. 152:
  601. mfdar r11
  602. mtctr r11 /* restore ctr reg from DAR */
  603. mtdar r10 /* save fault EA to DAR */
  604. b DARFixed /* Go back to normal TLB handling */
  605. /* special handling for r10,r11 since these are modified already */
  606. 153: lwz r11, 4(r0) /* load r11 from memory */
  607. b 155f
  608. 154: mfspr r11, SPRN_M_TW /* load r10 from M_TW */
  609. 155: add r10, r10, r11 /* add it */
  610. mfctr r11 /* restore r11 */
  611. b 151b
  612. #endif
  613. .globl giveup_fpu
  614. giveup_fpu:
  615. blr
  616. /*
  617. * This is where the main kernel code starts.
  618. */
  619. start_here:
  620. /* ptr to current */
  621. lis r2,init_task@h
  622. ori r2,r2,init_task@l
  623. /* ptr to phys current thread */
  624. tophys(r4,r2)
  625. addi r4,r4,THREAD /* init task's THREAD */
  626. mtspr SPRN_SPRG_THREAD,r4
  627. li r3,0
  628. /* XXX What is that for ? SPRG2 appears otherwise unused on 8xx */
  629. mtspr SPRN_SPRG2,r3 /* 0 => r1 has kernel sp */
  630. /* stack */
  631. lis r1,init_thread_union@ha
  632. addi r1,r1,init_thread_union@l
  633. li r0,0
  634. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  635. bl early_init /* We have to do this with MMU on */
  636. /*
  637. * Decide what sort of machine this is and initialize the MMU.
  638. */
  639. mr r3,r31
  640. mr r4,r30
  641. mr r5,r29
  642. mr r6,r28
  643. mr r7,r27
  644. bl machine_init
  645. bl MMU_init
  646. /*
  647. * Go back to running unmapped so we can load up new values
  648. * and change to using our exception vectors.
  649. * On the 8xx, all we have to do is invalidate the TLB to clear
  650. * the old 8M byte TLB mappings and load the page table base register.
  651. */
  652. /* The right way to do this would be to track it down through
  653. * init's THREAD like the context switch code does, but this is
  654. * easier......until someone changes init's static structures.
  655. */
  656. lis r6, swapper_pg_dir@h
  657. ori r6, r6, swapper_pg_dir@l
  658. tophys(r6,r6)
  659. #ifdef CONFIG_8xx_CPU6
  660. lis r4, cpu6_errata_word@h
  661. ori r4, r4, cpu6_errata_word@l
  662. li r3, 0x3980
  663. stw r3, 12(r4)
  664. lwz r3, 12(r4)
  665. #endif
  666. mtspr SPRN_M_TWB, r6
  667. lis r4,2f@h
  668. ori r4,r4,2f@l
  669. tophys(r4,r4)
  670. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  671. mtspr SPRN_SRR0,r4
  672. mtspr SPRN_SRR1,r3
  673. rfi
  674. /* Load up the kernel context */
  675. 2:
  676. SYNC /* Force all PTE updates to finish */
  677. tlbia /* Clear all TLB entries */
  678. sync /* wait for tlbia/tlbie to finish */
  679. TLBSYNC /* ... on all CPUs */
  680. /* set up the PTE pointers for the Abatron bdiGDB.
  681. */
  682. tovirt(r6,r6)
  683. lis r5, abatron_pteptrs@h
  684. ori r5, r5, abatron_pteptrs@l
  685. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  686. tophys(r5,r5)
  687. stw r6, 0(r5)
  688. /* Now turn on the MMU for real! */
  689. li r4,MSR_KERNEL
  690. lis r3,start_kernel@h
  691. ori r3,r3,start_kernel@l
  692. mtspr SPRN_SRR0,r3
  693. mtspr SPRN_SRR1,r4
  694. rfi /* enable MMU and jump to start_kernel */
  695. /* Set up the initial MMU state so we can do the first level of
  696. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  697. * virtual to physical. Also, set the cache mode since that is defined
  698. * by TLB entries and perform any additional mapping (like of the IMMR).
  699. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  700. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  701. * these mappings is mapped by page tables.
  702. */
  703. initial_mmu:
  704. tlbia /* Invalidate all TLB entries */
  705. #ifdef CONFIG_PIN_TLB
  706. lis r8, MI_RSV4I@h
  707. ori r8, r8, 0x1c00
  708. #else
  709. li r8, 0
  710. #endif
  711. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  712. #ifdef CONFIG_PIN_TLB
  713. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  714. ori r10, r10, 0x1c00
  715. mr r8, r10
  716. #else
  717. lis r10, MD_RESETVAL@h
  718. #endif
  719. #ifndef CONFIG_8xx_COPYBACK
  720. oris r10, r10, MD_WTDEF@h
  721. #endif
  722. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  723. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  724. * we can load the instruction and data TLB registers with the
  725. * same values.
  726. */
  727. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  728. ori r8, r8, MI_EVALID /* Mark it valid */
  729. mtspr SPRN_MI_EPN, r8
  730. mtspr SPRN_MD_EPN, r8
  731. li r8, MI_PS8MEG /* Set 8M byte page */
  732. ori r8, r8, MI_SVALID /* Make it valid */
  733. mtspr SPRN_MI_TWC, r8
  734. mtspr SPRN_MD_TWC, r8
  735. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  736. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  737. mtspr SPRN_MD_RPN, r8
  738. lis r8, MI_Kp@h /* Set the protection mode */
  739. mtspr SPRN_MI_AP, r8
  740. mtspr SPRN_MD_AP, r8
  741. /* Map another 8 MByte at the IMMR to get the processor
  742. * internal registers (among other things).
  743. */
  744. #ifdef CONFIG_PIN_TLB
  745. addi r10, r10, 0x0100
  746. mtspr SPRN_MD_CTR, r10
  747. #endif
  748. mfspr r9, 638 /* Get current IMMR */
  749. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  750. mr r8, r9 /* Create vaddr for TLB */
  751. ori r8, r8, MD_EVALID /* Mark it valid */
  752. mtspr SPRN_MD_EPN, r8
  753. li r8, MD_PS8MEG /* Set 8M byte page */
  754. ori r8, r8, MD_SVALID /* Make it valid */
  755. mtspr SPRN_MD_TWC, r8
  756. mr r8, r9 /* Create paddr for TLB */
  757. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  758. mtspr SPRN_MD_RPN, r8
  759. #ifdef CONFIG_PIN_TLB
  760. /* Map two more 8M kernel data pages.
  761. */
  762. addi r10, r10, 0x0100
  763. mtspr SPRN_MD_CTR, r10
  764. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  765. addis r8, r8, 0x0080 /* Add 8M */
  766. ori r8, r8, MI_EVALID /* Mark it valid */
  767. mtspr SPRN_MD_EPN, r8
  768. li r9, MI_PS8MEG /* Set 8M byte page */
  769. ori r9, r9, MI_SVALID /* Make it valid */
  770. mtspr SPRN_MD_TWC, r9
  771. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  772. addis r11, r11, 0x0080 /* Add 8M */
  773. mtspr SPRN_MD_RPN, r11
  774. addis r8, r8, 0x0080 /* Add 8M */
  775. mtspr SPRN_MD_EPN, r8
  776. mtspr SPRN_MD_TWC, r9
  777. addis r11, r11, 0x0080 /* Add 8M */
  778. mtspr SPRN_MD_RPN, r11
  779. #endif
  780. /* Since the cache is enabled according to the information we
  781. * just loaded into the TLB, invalidate and enable the caches here.
  782. * We should probably check/set other modes....later.
  783. */
  784. lis r8, IDC_INVALL@h
  785. mtspr SPRN_IC_CST, r8
  786. mtspr SPRN_DC_CST, r8
  787. lis r8, IDC_ENABLE@h
  788. mtspr SPRN_IC_CST, r8
  789. #ifdef CONFIG_8xx_COPYBACK
  790. mtspr SPRN_DC_CST, r8
  791. #else
  792. /* For a debug option, I left this here to easily enable
  793. * the write through cache mode
  794. */
  795. lis r8, DC_SFWT@h
  796. mtspr SPRN_DC_CST, r8
  797. lis r8, IDC_ENABLE@h
  798. mtspr SPRN_DC_CST, r8
  799. #endif
  800. blr
  801. /*
  802. * Set up to use a given MMU context.
  803. * r3 is context number, r4 is PGD pointer.
  804. *
  805. * We place the physical address of the new task page directory loaded
  806. * into the MMU base register, and set the ASID compare register with
  807. * the new "context."
  808. */
  809. _GLOBAL(set_context)
  810. #ifdef CONFIG_BDI_SWITCH
  811. /* Context switch the PTE pointer for the Abatron BDI2000.
  812. * The PGDIR is passed as second argument.
  813. */
  814. lis r5, KERNELBASE@h
  815. lwz r5, 0xf0(r5)
  816. stw r4, 0x4(r5)
  817. #endif
  818. #ifdef CONFIG_8xx_CPU6
  819. lis r6, cpu6_errata_word@h
  820. ori r6, r6, cpu6_errata_word@l
  821. tophys (r4, r4)
  822. li r7, 0x3980
  823. stw r7, 12(r6)
  824. lwz r7, 12(r6)
  825. mtspr SPRN_M_TWB, r4 /* Update MMU base address */
  826. li r7, 0x3380
  827. stw r7, 12(r6)
  828. lwz r7, 12(r6)
  829. mtspr SPRN_M_CASID, r3 /* Update context */
  830. #else
  831. mtspr SPRN_M_CASID,r3 /* Update context */
  832. tophys (r4, r4)
  833. mtspr SPRN_M_TWB, r4 /* and pgd */
  834. #endif
  835. SYNC
  836. blr
  837. #ifdef CONFIG_8xx_CPU6
  838. /* It's here because it is unique to the 8xx.
  839. * It is important we get called with interrupts disabled. I used to
  840. * do that, but it appears that all code that calls this already had
  841. * interrupt disabled.
  842. */
  843. .globl set_dec_cpu6
  844. set_dec_cpu6:
  845. lis r7, cpu6_errata_word@h
  846. ori r7, r7, cpu6_errata_word@l
  847. li r4, 0x2c00
  848. stw r4, 8(r7)
  849. lwz r4, 8(r7)
  850. mtspr 22, r3 /* Update Decrementer */
  851. SYNC
  852. blr
  853. #endif
  854. /*
  855. * We put a few things here that have to be page-aligned.
  856. * This stuff goes at the beginning of the data segment,
  857. * which is page-aligned.
  858. */
  859. .data
  860. .globl sdata
  861. sdata:
  862. .globl empty_zero_page
  863. empty_zero_page:
  864. .space 4096
  865. .globl swapper_pg_dir
  866. swapper_pg_dir:
  867. .space 4096
  868. /* Room for two PTE table poiners, usually the kernel and current user
  869. * pointer to their respective root page table (pgdir).
  870. */
  871. abatron_pteptrs:
  872. .space 8
  873. #ifdef CONFIG_8xx_CPU6
  874. .globl cpu6_errata_word
  875. cpu6_errata_word:
  876. .space 16
  877. #endif