board_setup.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * Copyright 2000, 2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/gpio.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <asm/mach-au1x00/au1000.h>
  30. #include <asm/mach-pb1x00/pb1000.h>
  31. #include <prom.h>
  32. struct au1xxx_irqmap __initdata au1xxx_irq_map[] = {
  33. { AU1000_GPIO_15, IRQF_TRIGGER_LOW, 0 },
  34. };
  35. const char *get_system_type(void)
  36. {
  37. return "Alchemy Pb1000";
  38. }
  39. void board_reset(void)
  40. {
  41. }
  42. void __init board_init_irq(void)
  43. {
  44. au1xxx_setup_irqmap(au1xxx_irq_map, ARRAY_SIZE(au1xxx_irq_map));
  45. }
  46. void __init board_setup(void)
  47. {
  48. u32 pin_func, static_cfg0;
  49. u32 sys_freqctrl, sys_clksrc;
  50. u32 prid = read_c0_prid();
  51. #ifdef CONFIG_SERIAL_8250_CONSOLE
  52. char *argptr = prom_getcmdline();
  53. argptr = strstr(argptr, "console=");
  54. if (argptr == NULL) {
  55. argptr = prom_getcmdline();
  56. strcat(argptr, " console=ttyS0,115200");
  57. }
  58. #endif
  59. /* Set AUX clock to 12 MHz * 8 = 96 MHz */
  60. au_writel(8, SYS_AUXPLL);
  61. au_writel(0, SYS_PINSTATERD);
  62. udelay(100);
  63. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  64. /* Zero and disable FREQ2 */
  65. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  66. sys_freqctrl &= ~0xFFF00000;
  67. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  68. /* Zero and disable USBH/USBD clocks */
  69. sys_clksrc = au_readl(SYS_CLKSRC);
  70. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  71. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  72. au_writel(sys_clksrc, SYS_CLKSRC);
  73. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  74. sys_freqctrl &= ~0xFFF00000;
  75. sys_clksrc = au_readl(SYS_CLKSRC);
  76. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  77. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  78. switch (prid & 0x000000FF) {
  79. case 0x00: /* DA */
  80. case 0x01: /* HA */
  81. case 0x02: /* HB */
  82. /* CPU core freq to 48 MHz to slow it way down... */
  83. au_writel(4, SYS_CPUPLL);
  84. /*
  85. * Setup 48 MHz FREQ2 from CPUPLL for USB Host
  86. * FRDIV2 = 3 -> div by 8 of 384 MHz -> 48 MHz
  87. */
  88. sys_freqctrl |= (3 << SYS_FC_FRDIV2_BIT) | SYS_FC_FE2;
  89. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  90. /* CPU core freq to 384 MHz */
  91. au_writel(0x20, SYS_CPUPLL);
  92. printk(KERN_INFO "Au1000: 48 MHz OHCI workaround enabled\n");
  93. break;
  94. default: /* HC and newer */
  95. /* FREQ2 = aux / 2 = 48 MHz */
  96. sys_freqctrl |= (0 << SYS_FC_FRDIV2_BIT) |
  97. SYS_FC_FE2 | SYS_FC_FS2;
  98. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  99. break;
  100. }
  101. /*
  102. * Route 48 MHz FREQ2 into USB Host and/or Device
  103. */
  104. sys_clksrc |= SYS_CS_MUX_FQ2 << SYS_CS_MUH_BIT;
  105. au_writel(sys_clksrc, SYS_CLKSRC);
  106. /* Configure pins GPIO[14:9] as GPIO */
  107. pin_func = au_readl(SYS_PINFUNC) & ~(SYS_PF_UR3 | SYS_PF_USB);
  108. /* 2nd USB port is USB host */
  109. pin_func |= SYS_PF_USB;
  110. au_writel(pin_func, SYS_PINFUNC);
  111. alchemy_gpio_direction_input(11);
  112. alchemy_gpio_direction_input(13);
  113. alchemy_gpio_direction_output(4, 0);
  114. alchemy_gpio_direction_output(5, 0);
  115. #endif /* defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE) */
  116. /* Make GPIO 15 an input (for interrupt line) */
  117. pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_IRF;
  118. /* We don't need I2S, so make it available for GPIO[31:29] */
  119. pin_func |= SYS_PF_I2S;
  120. au_writel(pin_func, SYS_PINFUNC);
  121. alchemy_gpio_direction_input(15);
  122. static_cfg0 = au_readl(MEM_STCFG0) & ~0xc00;
  123. au_writel(static_cfg0, MEM_STCFG0);
  124. /* configure RCE2* for LCD */
  125. au_writel(0x00000004, MEM_STCFG2);
  126. /* MEM_STTIME2 */
  127. au_writel(0x09000000, MEM_STTIME2);
  128. /* Set 32-bit base address decoding for RCE2* */
  129. au_writel(0x10003ff0, MEM_STADDR2);
  130. /*
  131. * PCI CPLD setup
  132. * Expand CE0 to cover PCI
  133. */
  134. au_writel(0x11803e40, MEM_STADDR1);
  135. /* Burst visibility on */
  136. au_writel(au_readl(MEM_STCFG0) | 0x1000, MEM_STCFG0);
  137. au_writel(0x83, MEM_STCFG1); /* ewait enabled, flash timing */
  138. au_writel(0x33030a10, MEM_STTIME1); /* slower timing for FPGA */
  139. /* Setup the static bus controller */
  140. au_writel(0x00000002, MEM_STCFG3); /* type = PCMCIA */
  141. au_writel(0x280E3D07, MEM_STTIME3); /* 250ns cycle time */
  142. au_writel(0x10000000, MEM_STADDR3); /* any PCMCIA select */
  143. /*
  144. * Enable Au1000 BCLK switching - note: sed1356 must not use
  145. * its BCLK (Au1000 LCLK) for any timings
  146. */
  147. switch (prid & 0x000000FF) {
  148. case 0x00: /* DA */
  149. case 0x01: /* HA */
  150. case 0x02: /* HB */
  151. break;
  152. default: /* HC and newer */
  153. /*
  154. * Enable sys bus clock divider when IDLE state or no bus
  155. * activity.
  156. */
  157. au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
  158. break;
  159. }
  160. }