setup.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/kernel.h>
  32. #include <linux/reboot.h>
  33. #include <linux/sched.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/string.h>
  36. #include <linux/threads.h>
  37. #include <linux/screen_info.h>
  38. #include <linux/dmi.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/pm.h>
  44. #include <linux/cpufreq.h>
  45. #include <linux/kexec.h>
  46. #include <linux/crash_dump.h>
  47. #include <asm/ia32.h>
  48. #include <asm/machvec.h>
  49. #include <asm/mca.h>
  50. #include <asm/meminit.h>
  51. #include <asm/page.h>
  52. #include <asm/paravirt.h>
  53. #include <asm/paravirt_patch.h>
  54. #include <asm/patch.h>
  55. #include <asm/pgtable.h>
  56. #include <asm/processor.h>
  57. #include <asm/sal.h>
  58. #include <asm/sections.h>
  59. #include <asm/setup.h>
  60. #include <asm/smp.h>
  61. #include <asm/system.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/unistd.h>
  64. #include <asm/hpsim.h>
  65. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  66. # error "struct cpuinfo_ia64 too big!"
  67. #endif
  68. #ifdef CONFIG_SMP
  69. unsigned long __per_cpu_offset[NR_CPUS];
  70. EXPORT_SYMBOL(__per_cpu_offset);
  71. #endif
  72. DEFINE_PER_CPU(struct cpuinfo_ia64, ia64_cpu_info);
  73. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  74. unsigned long ia64_cycles_per_usec;
  75. struct ia64_boot_param *ia64_boot_param;
  76. struct screen_info screen_info;
  77. unsigned long vga_console_iobase;
  78. unsigned long vga_console_membase;
  79. static struct resource data_resource = {
  80. .name = "Kernel data",
  81. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  82. };
  83. static struct resource code_resource = {
  84. .name = "Kernel code",
  85. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  86. };
  87. static struct resource bss_resource = {
  88. .name = "Kernel bss",
  89. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  90. };
  91. unsigned long ia64_max_cacheline_size;
  92. int dma_get_cache_alignment(void)
  93. {
  94. return ia64_max_cacheline_size;
  95. }
  96. EXPORT_SYMBOL(dma_get_cache_alignment);
  97. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  98. EXPORT_SYMBOL(ia64_iobase);
  99. struct io_space io_space[MAX_IO_SPACES];
  100. EXPORT_SYMBOL(io_space);
  101. unsigned int num_io_spaces;
  102. /*
  103. * "flush_icache_range()" needs to know what processor dependent stride size to use
  104. * when it makes i-cache(s) coherent with d-caches.
  105. */
  106. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  107. unsigned long ia64_i_cache_stride_shift = ~0;
  108. /*
  109. * "clflush_cache_range()" needs to know what processor dependent stride size to
  110. * use when it flushes cache lines including both d-cache and i-cache.
  111. */
  112. /* Safest way to go: 32 bytes by 32 bytes */
  113. #define CACHE_STRIDE_SHIFT 5
  114. unsigned long ia64_cache_stride_shift = ~0;
  115. /*
  116. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  117. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  118. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  119. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  120. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  121. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  122. * page-size of 2^64.
  123. */
  124. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  125. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  126. /*
  127. * We use a special marker for the end of memory and it uses the extra (+1) slot
  128. */
  129. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  130. int num_rsvd_regions __initdata;
  131. /*
  132. * Filter incoming memory segments based on the primitive map created from the boot
  133. * parameters. Segments contained in the map are removed from the memory ranges. A
  134. * caller-specified function is called with the memory ranges that remain after filtering.
  135. * This routine does not assume the incoming segments are sorted.
  136. */
  137. int __init
  138. filter_rsvd_memory (u64 start, u64 end, void *arg)
  139. {
  140. u64 range_start, range_end, prev_start;
  141. void (*func)(unsigned long, unsigned long, int);
  142. int i;
  143. #if IGNORE_PFN0
  144. if (start == PAGE_OFFSET) {
  145. printk(KERN_WARNING "warning: skipping physical page 0\n");
  146. start += PAGE_SIZE;
  147. if (start >= end) return 0;
  148. }
  149. #endif
  150. /*
  151. * lowest possible address(walker uses virtual)
  152. */
  153. prev_start = PAGE_OFFSET;
  154. func = arg;
  155. for (i = 0; i < num_rsvd_regions; ++i) {
  156. range_start = max(start, prev_start);
  157. range_end = min(end, rsvd_region[i].start);
  158. if (range_start < range_end)
  159. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  160. /* nothing more available in this segment */
  161. if (range_end == end) return 0;
  162. prev_start = rsvd_region[i].end;
  163. }
  164. /* end of memory marker allows full processing inside loop body */
  165. return 0;
  166. }
  167. /*
  168. * Similar to "filter_rsvd_memory()", but the reserved memory ranges
  169. * are not filtered out.
  170. */
  171. int __init
  172. filter_memory(u64 start, u64 end, void *arg)
  173. {
  174. void (*func)(unsigned long, unsigned long, int);
  175. #if IGNORE_PFN0
  176. if (start == PAGE_OFFSET) {
  177. printk(KERN_WARNING "warning: skipping physical page 0\n");
  178. start += PAGE_SIZE;
  179. if (start >= end)
  180. return 0;
  181. }
  182. #endif
  183. func = arg;
  184. if (start < end)
  185. call_pernode_memory(__pa(start), end - start, func);
  186. return 0;
  187. }
  188. static void __init
  189. sort_regions (struct rsvd_region *rsvd_region, int max)
  190. {
  191. int j;
  192. /* simple bubble sorting */
  193. while (max--) {
  194. for (j = 0; j < max; ++j) {
  195. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  196. struct rsvd_region tmp;
  197. tmp = rsvd_region[j];
  198. rsvd_region[j] = rsvd_region[j + 1];
  199. rsvd_region[j + 1] = tmp;
  200. }
  201. }
  202. }
  203. }
  204. /*
  205. * Request address space for all standard resources
  206. */
  207. static int __init register_memory(void)
  208. {
  209. code_resource.start = ia64_tpa(_text);
  210. code_resource.end = ia64_tpa(_etext) - 1;
  211. data_resource.start = ia64_tpa(_etext);
  212. data_resource.end = ia64_tpa(_edata) - 1;
  213. bss_resource.start = ia64_tpa(__bss_start);
  214. bss_resource.end = ia64_tpa(_end) - 1;
  215. efi_initialize_iomem_resources(&code_resource, &data_resource,
  216. &bss_resource);
  217. return 0;
  218. }
  219. __initcall(register_memory);
  220. #ifdef CONFIG_KEXEC
  221. /*
  222. * This function checks if the reserved crashkernel is allowed on the specific
  223. * IA64 machine flavour. Machines without an IO TLB use swiotlb and require
  224. * some memory below 4 GB (i.e. in 32 bit area), see the implementation of
  225. * lib/swiotlb.c. The hpzx1 architecture has an IO TLB but cannot use that
  226. * in kdump case. See the comment in sba_init() in sba_iommu.c.
  227. *
  228. * So, the only machvec that really supports loading the kdump kernel
  229. * over 4 GB is "sn2".
  230. */
  231. static int __init check_crashkernel_memory(unsigned long pbase, size_t size)
  232. {
  233. if (ia64_platform_is("sn2") || ia64_platform_is("uv"))
  234. return 1;
  235. else
  236. return pbase < (1UL << 32);
  237. }
  238. static void __init setup_crashkernel(unsigned long total, int *n)
  239. {
  240. unsigned long long base = 0, size = 0;
  241. int ret;
  242. ret = parse_crashkernel(boot_command_line, total,
  243. &size, &base);
  244. if (ret == 0 && size > 0) {
  245. if (!base) {
  246. sort_regions(rsvd_region, *n);
  247. base = kdump_find_rsvd_region(size,
  248. rsvd_region, *n);
  249. }
  250. if (!check_crashkernel_memory(base, size)) {
  251. pr_warning("crashkernel: There would be kdump memory "
  252. "at %ld GB but this is unusable because it "
  253. "must\nbe below 4 GB. Change the memory "
  254. "configuration of the machine.\n",
  255. (unsigned long)(base >> 30));
  256. return;
  257. }
  258. if (base != ~0UL) {
  259. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  260. "for crashkernel (System RAM: %ldMB)\n",
  261. (unsigned long)(size >> 20),
  262. (unsigned long)(base >> 20),
  263. (unsigned long)(total >> 20));
  264. rsvd_region[*n].start =
  265. (unsigned long)__va(base);
  266. rsvd_region[*n].end =
  267. (unsigned long)__va(base + size);
  268. (*n)++;
  269. crashk_res.start = base;
  270. crashk_res.end = base + size - 1;
  271. }
  272. }
  273. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  274. efi_memmap_res.end = efi_memmap_res.start +
  275. ia64_boot_param->efi_memmap_size;
  276. boot_param_res.start = __pa(ia64_boot_param);
  277. boot_param_res.end = boot_param_res.start +
  278. sizeof(*ia64_boot_param);
  279. }
  280. #else
  281. static inline void __init setup_crashkernel(unsigned long total, int *n)
  282. {}
  283. #endif
  284. /**
  285. * reserve_memory - setup reserved memory areas
  286. *
  287. * Setup the reserved memory areas set aside for the boot parameters,
  288. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  289. * see arch/ia64/include/asm/meminit.h if you need to define more.
  290. */
  291. void __init
  292. reserve_memory (void)
  293. {
  294. int n = 0;
  295. unsigned long total_memory;
  296. /*
  297. * none of the entries in this table overlap
  298. */
  299. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  300. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  301. n++;
  302. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  303. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  304. n++;
  305. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  306. rsvd_region[n].end = (rsvd_region[n].start
  307. + strlen(__va(ia64_boot_param->command_line)) + 1);
  308. n++;
  309. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  310. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  311. n++;
  312. n += paravirt_reserve_memory(&rsvd_region[n]);
  313. #ifdef CONFIG_BLK_DEV_INITRD
  314. if (ia64_boot_param->initrd_start) {
  315. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  316. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  317. n++;
  318. }
  319. #endif
  320. #ifdef CONFIG_CRASH_DUMP
  321. if (reserve_elfcorehdr(&rsvd_region[n].start,
  322. &rsvd_region[n].end) == 0)
  323. n++;
  324. #endif
  325. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  326. n++;
  327. setup_crashkernel(total_memory, &n);
  328. /* end of memory marker */
  329. rsvd_region[n].start = ~0UL;
  330. rsvd_region[n].end = ~0UL;
  331. n++;
  332. num_rsvd_regions = n;
  333. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  334. sort_regions(rsvd_region, num_rsvd_regions);
  335. }
  336. /**
  337. * find_initrd - get initrd parameters from the boot parameter structure
  338. *
  339. * Grab the initrd start and end from the boot parameter struct given us by
  340. * the boot loader.
  341. */
  342. void __init
  343. find_initrd (void)
  344. {
  345. #ifdef CONFIG_BLK_DEV_INITRD
  346. if (ia64_boot_param->initrd_start) {
  347. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  348. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  349. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%llu bytes)\n",
  350. initrd_start, ia64_boot_param->initrd_size);
  351. }
  352. #endif
  353. }
  354. static void __init
  355. io_port_init (void)
  356. {
  357. unsigned long phys_iobase;
  358. /*
  359. * Set `iobase' based on the EFI memory map or, failing that, the
  360. * value firmware left in ar.k0.
  361. *
  362. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  363. * the port's virtual address, so ia32_load_state() loads it with a
  364. * user virtual address. But in ia64 mode, glibc uses the
  365. * *physical* address in ar.k0 to mmap the appropriate area from
  366. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  367. * cases, user-mode can only use the legacy 0-64K I/O port space.
  368. *
  369. * ar.k0 is not involved in kernel I/O port accesses, which can use
  370. * any of the I/O port spaces and are done via MMIO using the
  371. * virtual mmio_base from the appropriate io_space[].
  372. */
  373. phys_iobase = efi_get_iobase();
  374. if (!phys_iobase) {
  375. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  376. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  377. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  378. }
  379. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  380. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  381. /* setup legacy IO port space */
  382. io_space[0].mmio_base = ia64_iobase;
  383. io_space[0].sparse = 1;
  384. num_io_spaces = 1;
  385. }
  386. /**
  387. * early_console_setup - setup debugging console
  388. *
  389. * Consoles started here require little enough setup that we can start using
  390. * them very early in the boot process, either right after the machine
  391. * vector initialization, or even before if the drivers can detect their hw.
  392. *
  393. * Returns non-zero if a console couldn't be setup.
  394. */
  395. static inline int __init
  396. early_console_setup (char *cmdline)
  397. {
  398. int earlycons = 0;
  399. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  400. {
  401. extern int sn_serial_console_early_setup(void);
  402. if (!sn_serial_console_early_setup())
  403. earlycons++;
  404. }
  405. #endif
  406. #ifdef CONFIG_EFI_PCDP
  407. if (!efi_setup_pcdp_console(cmdline))
  408. earlycons++;
  409. #endif
  410. if (!simcons_register())
  411. earlycons++;
  412. return (earlycons) ? 0 : -1;
  413. }
  414. static inline void
  415. mark_bsp_online (void)
  416. {
  417. #ifdef CONFIG_SMP
  418. /* If we register an early console, allow CPU 0 to printk */
  419. cpu_set(smp_processor_id(), cpu_online_map);
  420. #endif
  421. }
  422. static __initdata int nomca;
  423. static __init int setup_nomca(char *s)
  424. {
  425. nomca = 1;
  426. return 0;
  427. }
  428. early_param("nomca", setup_nomca);
  429. /*
  430. * Note: elfcorehdr_addr is not just limited to vmcore. It is also used by
  431. * is_kdump_kernel() to determine if we are booting after a panic. Hence
  432. * ifdef it under CONFIG_CRASH_DUMP and not CONFIG_PROC_VMCORE.
  433. */
  434. #ifdef CONFIG_CRASH_DUMP
  435. /* elfcorehdr= specifies the location of elf core header
  436. * stored by the crashed kernel.
  437. */
  438. static int __init parse_elfcorehdr(char *arg)
  439. {
  440. if (!arg)
  441. return -EINVAL;
  442. elfcorehdr_addr = memparse(arg, &arg);
  443. return 0;
  444. }
  445. early_param("elfcorehdr", parse_elfcorehdr);
  446. int __init reserve_elfcorehdr(u64 *start, u64 *end)
  447. {
  448. u64 length;
  449. /* We get the address using the kernel command line,
  450. * but the size is extracted from the EFI tables.
  451. * Both address and size are required for reservation
  452. * to work properly.
  453. */
  454. if (!is_vmcore_usable())
  455. return -EINVAL;
  456. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  457. vmcore_unusable();
  458. return -EINVAL;
  459. }
  460. *start = (unsigned long)__va(elfcorehdr_addr);
  461. *end = *start + length;
  462. return 0;
  463. }
  464. #endif /* CONFIG_PROC_VMCORE */
  465. void __init
  466. setup_arch (char **cmdline_p)
  467. {
  468. unw_init();
  469. paravirt_arch_setup_early();
  470. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  471. paravirt_patch_apply();
  472. *cmdline_p = __va(ia64_boot_param->command_line);
  473. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  474. efi_init();
  475. io_port_init();
  476. #ifdef CONFIG_IA64_GENERIC
  477. /* machvec needs to be parsed from the command line
  478. * before parse_early_param() is called to ensure
  479. * that ia64_mv is initialised before any command line
  480. * settings may cause console setup to occur
  481. */
  482. machvec_init_from_cmdline(*cmdline_p);
  483. #endif
  484. parse_early_param();
  485. if (early_console_setup(*cmdline_p) == 0)
  486. mark_bsp_online();
  487. #ifdef CONFIG_ACPI
  488. /* Initialize the ACPI boot-time table parser */
  489. acpi_table_init();
  490. early_acpi_boot_init();
  491. # ifdef CONFIG_ACPI_NUMA
  492. acpi_numa_init();
  493. # ifdef CONFIG_ACPI_HOTPLUG_CPU
  494. prefill_possible_map();
  495. # endif
  496. per_cpu_scan_finalize((cpus_weight(early_cpu_possible_map) == 0 ?
  497. 32 : cpus_weight(early_cpu_possible_map)),
  498. additional_cpus > 0 ? additional_cpus : 0);
  499. # endif
  500. #endif /* CONFIG_APCI_BOOT */
  501. #ifdef CONFIG_SMP
  502. smp_build_cpu_map();
  503. #endif
  504. find_memory();
  505. /* process SAL system table: */
  506. ia64_sal_init(__va(efi.sal_systab));
  507. #ifdef CONFIG_ITANIUM
  508. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  509. #else
  510. {
  511. unsigned long num_phys_stacked;
  512. if (ia64_pal_rse_info(&num_phys_stacked, 0) == 0 && num_phys_stacked > 96)
  513. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  514. }
  515. #endif
  516. #ifdef CONFIG_SMP
  517. cpu_physical_id(0) = hard_smp_processor_id();
  518. #endif
  519. cpu_init(); /* initialize the bootstrap CPU */
  520. mmu_context_init(); /* initialize context_id bitmap */
  521. #ifdef CONFIG_ACPI
  522. acpi_boot_init();
  523. #endif
  524. paravirt_banner();
  525. paravirt_arch_setup_console(cmdline_p);
  526. #ifdef CONFIG_VT
  527. if (!conswitchp) {
  528. # if defined(CONFIG_DUMMY_CONSOLE)
  529. conswitchp = &dummy_con;
  530. # endif
  531. # if defined(CONFIG_VGA_CONSOLE)
  532. /*
  533. * Non-legacy systems may route legacy VGA MMIO range to system
  534. * memory. vga_con probes the MMIO hole, so memory looks like
  535. * a VGA device to it. The EFI memory map can tell us if it's
  536. * memory so we can avoid this problem.
  537. */
  538. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  539. conswitchp = &vga_con;
  540. # endif
  541. }
  542. #endif
  543. /* enable IA-64 Machine Check Abort Handling unless disabled */
  544. if (paravirt_arch_setup_nomca())
  545. nomca = 1;
  546. if (!nomca)
  547. ia64_mca_init();
  548. platform_setup(cmdline_p);
  549. #ifndef CONFIG_IA64_HP_SIM
  550. check_sal_cache_flush();
  551. #endif
  552. paging_init();
  553. }
  554. /*
  555. * Display cpu info for all CPUs.
  556. */
  557. static int
  558. show_cpuinfo (struct seq_file *m, void *v)
  559. {
  560. #ifdef CONFIG_SMP
  561. # define lpj c->loops_per_jiffy
  562. # define cpunum c->cpu
  563. #else
  564. # define lpj loops_per_jiffy
  565. # define cpunum 0
  566. #endif
  567. static struct {
  568. unsigned long mask;
  569. const char *feature_name;
  570. } feature_bits[] = {
  571. { 1UL << 0, "branchlong" },
  572. { 1UL << 1, "spontaneous deferral"},
  573. { 1UL << 2, "16-byte atomic ops" }
  574. };
  575. char features[128], *cp, *sep;
  576. struct cpuinfo_ia64 *c = v;
  577. unsigned long mask;
  578. unsigned long proc_freq;
  579. int i, size;
  580. mask = c->features;
  581. /* build the feature string: */
  582. memcpy(features, "standard", 9);
  583. cp = features;
  584. size = sizeof(features);
  585. sep = "";
  586. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  587. if (mask & feature_bits[i].mask) {
  588. cp += snprintf(cp, size, "%s%s", sep,
  589. feature_bits[i].feature_name),
  590. sep = ", ";
  591. mask &= ~feature_bits[i].mask;
  592. size = sizeof(features) - (cp - features);
  593. }
  594. }
  595. if (mask && size > 1) {
  596. /* print unknown features as a hex value */
  597. snprintf(cp, size, "%s0x%lx", sep, mask);
  598. }
  599. proc_freq = cpufreq_quick_get(cpunum);
  600. if (!proc_freq)
  601. proc_freq = c->proc_freq / 1000;
  602. seq_printf(m,
  603. "processor : %d\n"
  604. "vendor : %s\n"
  605. "arch : IA-64\n"
  606. "family : %u\n"
  607. "model : %u\n"
  608. "model name : %s\n"
  609. "revision : %u\n"
  610. "archrev : %u\n"
  611. "features : %s\n"
  612. "cpu number : %lu\n"
  613. "cpu regs : %u\n"
  614. "cpu MHz : %lu.%03lu\n"
  615. "itc MHz : %lu.%06lu\n"
  616. "BogoMIPS : %lu.%02lu\n",
  617. cpunum, c->vendor, c->family, c->model,
  618. c->model_name, c->revision, c->archrev,
  619. features, c->ppn, c->number,
  620. proc_freq / 1000, proc_freq % 1000,
  621. c->itc_freq / 1000000, c->itc_freq % 1000000,
  622. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  623. #ifdef CONFIG_SMP
  624. seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
  625. if (c->socket_id != -1)
  626. seq_printf(m, "physical id: %u\n", c->socket_id);
  627. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  628. seq_printf(m,
  629. "core id : %u\n"
  630. "thread id : %u\n",
  631. c->core_id, c->thread_id);
  632. #endif
  633. seq_printf(m,"\n");
  634. return 0;
  635. }
  636. static void *
  637. c_start (struct seq_file *m, loff_t *pos)
  638. {
  639. #ifdef CONFIG_SMP
  640. while (*pos < nr_cpu_ids && !cpu_online(*pos))
  641. ++*pos;
  642. #endif
  643. return *pos < nr_cpu_ids ? cpu_data(*pos) : NULL;
  644. }
  645. static void *
  646. c_next (struct seq_file *m, void *v, loff_t *pos)
  647. {
  648. ++*pos;
  649. return c_start(m, pos);
  650. }
  651. static void
  652. c_stop (struct seq_file *m, void *v)
  653. {
  654. }
  655. const struct seq_operations cpuinfo_op = {
  656. .start = c_start,
  657. .next = c_next,
  658. .stop = c_stop,
  659. .show = show_cpuinfo
  660. };
  661. #define MAX_BRANDS 8
  662. static char brandname[MAX_BRANDS][128];
  663. static char * __cpuinit
  664. get_model_name(__u8 family, __u8 model)
  665. {
  666. static int overflow;
  667. char brand[128];
  668. int i;
  669. memcpy(brand, "Unknown", 8);
  670. if (ia64_pal_get_brand_info(brand)) {
  671. if (family == 0x7)
  672. memcpy(brand, "Merced", 7);
  673. else if (family == 0x1f) switch (model) {
  674. case 0: memcpy(brand, "McKinley", 9); break;
  675. case 1: memcpy(brand, "Madison", 8); break;
  676. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  677. }
  678. }
  679. for (i = 0; i < MAX_BRANDS; i++)
  680. if (strcmp(brandname[i], brand) == 0)
  681. return brandname[i];
  682. for (i = 0; i < MAX_BRANDS; i++)
  683. if (brandname[i][0] == '\0')
  684. return strcpy(brandname[i], brand);
  685. if (overflow++ == 0)
  686. printk(KERN_ERR
  687. "%s: Table overflow. Some processor model information will be missing\n",
  688. __func__);
  689. return "Unknown";
  690. }
  691. static void __cpuinit
  692. identify_cpu (struct cpuinfo_ia64 *c)
  693. {
  694. union {
  695. unsigned long bits[5];
  696. struct {
  697. /* id 0 & 1: */
  698. char vendor[16];
  699. /* id 2 */
  700. u64 ppn; /* processor serial number */
  701. /* id 3: */
  702. unsigned number : 8;
  703. unsigned revision : 8;
  704. unsigned model : 8;
  705. unsigned family : 8;
  706. unsigned archrev : 8;
  707. unsigned reserved : 24;
  708. /* id 4: */
  709. u64 features;
  710. } field;
  711. } cpuid;
  712. pal_vm_info_1_u_t vm1;
  713. pal_vm_info_2_u_t vm2;
  714. pal_status_t status;
  715. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  716. int i;
  717. for (i = 0; i < 5; ++i)
  718. cpuid.bits[i] = ia64_get_cpuid(i);
  719. memcpy(c->vendor, cpuid.field.vendor, 16);
  720. #ifdef CONFIG_SMP
  721. c->cpu = smp_processor_id();
  722. /* below default values will be overwritten by identify_siblings()
  723. * for Multi-Threading/Multi-Core capable CPUs
  724. */
  725. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  726. c->socket_id = -1;
  727. identify_siblings(c);
  728. if (c->threads_per_core > smp_num_siblings)
  729. smp_num_siblings = c->threads_per_core;
  730. #endif
  731. c->ppn = cpuid.field.ppn;
  732. c->number = cpuid.field.number;
  733. c->revision = cpuid.field.revision;
  734. c->model = cpuid.field.model;
  735. c->family = cpuid.field.family;
  736. c->archrev = cpuid.field.archrev;
  737. c->features = cpuid.field.features;
  738. c->model_name = get_model_name(c->family, c->model);
  739. status = ia64_pal_vm_summary(&vm1, &vm2);
  740. if (status == PAL_STATUS_SUCCESS) {
  741. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  742. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  743. }
  744. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  745. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  746. }
  747. /*
  748. * Do the following calculations:
  749. *
  750. * 1. the max. cache line size.
  751. * 2. the minimum of the i-cache stride sizes for "flush_icache_range()".
  752. * 3. the minimum of the cache stride sizes for "clflush_cache_range()".
  753. */
  754. static void __cpuinit
  755. get_cache_info(void)
  756. {
  757. unsigned long line_size, max = 1;
  758. unsigned long l, levels, unique_caches;
  759. pal_cache_config_info_t cci;
  760. long status;
  761. status = ia64_pal_cache_summary(&levels, &unique_caches);
  762. if (status != 0) {
  763. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  764. __func__, status);
  765. max = SMP_CACHE_BYTES;
  766. /* Safest setup for "flush_icache_range()" */
  767. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  768. /* Safest setup for "clflush_cache_range()" */
  769. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  770. goto out;
  771. }
  772. for (l = 0; l < levels; ++l) {
  773. /* cache_type (data_or_unified)=2 */
  774. status = ia64_pal_cache_config_info(l, 2, &cci);
  775. if (status != 0) {
  776. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  777. "(l=%lu, 2) failed (status=%ld)\n",
  778. __func__, l, status);
  779. max = SMP_CACHE_BYTES;
  780. /* The safest setup for "flush_icache_range()" */
  781. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  782. /* The safest setup for "clflush_cache_range()" */
  783. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  784. cci.pcci_unified = 1;
  785. } else {
  786. if (cci.pcci_stride < ia64_cache_stride_shift)
  787. ia64_cache_stride_shift = cci.pcci_stride;
  788. line_size = 1 << cci.pcci_line_size;
  789. if (line_size > max)
  790. max = line_size;
  791. }
  792. if (!cci.pcci_unified) {
  793. /* cache_type (instruction)=1*/
  794. status = ia64_pal_cache_config_info(l, 1, &cci);
  795. if (status != 0) {
  796. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  797. "(l=%lu, 1) failed (status=%ld)\n",
  798. __func__, l, status);
  799. /* The safest setup for flush_icache_range() */
  800. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  801. }
  802. }
  803. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  804. ia64_i_cache_stride_shift = cci.pcci_stride;
  805. }
  806. out:
  807. if (max > ia64_max_cacheline_size)
  808. ia64_max_cacheline_size = max;
  809. }
  810. /*
  811. * cpu_init() initializes state that is per-CPU. This function acts
  812. * as a 'CPU state barrier', nothing should get across.
  813. */
  814. void __cpuinit
  815. cpu_init (void)
  816. {
  817. extern void __cpuinit ia64_mmu_init (void *);
  818. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  819. unsigned long num_phys_stacked;
  820. pal_vm_info_2_u_t vmi;
  821. unsigned int max_ctx;
  822. struct cpuinfo_ia64 *cpu_info;
  823. void *cpu_data;
  824. cpu_data = per_cpu_init();
  825. #ifdef CONFIG_SMP
  826. /*
  827. * insert boot cpu into sibling and core mapes
  828. * (must be done after per_cpu area is setup)
  829. */
  830. if (smp_processor_id() == 0) {
  831. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  832. cpu_set(0, cpu_core_map[0]);
  833. } else {
  834. /*
  835. * Set ar.k3 so that assembly code in MCA handler can compute
  836. * physical addresses of per cpu variables with a simple:
  837. * phys = ar.k3 + &per_cpu_var
  838. * and the alt-dtlb-miss handler can set per-cpu mapping into
  839. * the TLB when needed. head.S already did this for cpu0.
  840. */
  841. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  842. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  843. }
  844. #endif
  845. get_cache_info();
  846. /*
  847. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  848. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  849. * depends on the data returned by identify_cpu(). We break the dependency by
  850. * accessing cpu_data() through the canonical per-CPU address.
  851. */
  852. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(ia64_cpu_info) - __per_cpu_start);
  853. identify_cpu(cpu_info);
  854. #ifdef CONFIG_MCKINLEY
  855. {
  856. # define FEATURE_SET 16
  857. struct ia64_pal_retval iprv;
  858. if (cpu_info->family == 0x1f) {
  859. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  860. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  861. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  862. (iprv.v1 | 0x80), FEATURE_SET, 0);
  863. }
  864. }
  865. #endif
  866. /* Clear the stack memory reserved for pt_regs: */
  867. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  868. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  869. /*
  870. * Initialize the page-table base register to a global
  871. * directory with all zeroes. This ensure that we can handle
  872. * TLB-misses to user address-space even before we created the
  873. * first user address-space. This may happen, e.g., due to
  874. * aggressive use of lfetch.fault.
  875. */
  876. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  877. /*
  878. * Initialize default control register to defer speculative faults except
  879. * for those arising from TLB misses, which are not deferred. The
  880. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  881. * the kernel must have recovery code for all speculative accesses). Turn on
  882. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  883. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  884. * be fine).
  885. */
  886. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  887. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  888. atomic_inc(&init_mm.mm_count);
  889. current->active_mm = &init_mm;
  890. BUG_ON(current->mm);
  891. ia64_mmu_init(ia64_imva(cpu_data));
  892. ia64_mca_cpu_init(ia64_imva(cpu_data));
  893. #ifdef CONFIG_IA32_SUPPORT
  894. ia32_cpu_init();
  895. #endif
  896. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  897. ia64_set_itc(0);
  898. /* disable all local interrupt sources: */
  899. ia64_set_itv(1 << 16);
  900. ia64_set_lrr0(1 << 16);
  901. ia64_set_lrr1(1 << 16);
  902. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  903. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  904. /* clear TPR & XTP to enable all interrupt classes: */
  905. ia64_setreg(_IA64_REG_CR_TPR, 0);
  906. /* Clear any pending interrupts left by SAL/EFI */
  907. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  908. ia64_eoi();
  909. #ifdef CONFIG_SMP
  910. normal_xtp();
  911. #endif
  912. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  913. if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
  914. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  915. setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, NPTCG_FROM_PAL);
  916. } else {
  917. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  918. max_ctx = (1U << 15) - 1; /* use architected minimum */
  919. }
  920. while (max_ctx < ia64_ctx.max_ctx) {
  921. unsigned int old = ia64_ctx.max_ctx;
  922. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  923. break;
  924. }
  925. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  926. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  927. "stacked regs\n");
  928. num_phys_stacked = 96;
  929. }
  930. /* size of physical stacked register partition plus 8 bytes: */
  931. if (num_phys_stacked > max_num_phys_stacked) {
  932. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  933. max_num_phys_stacked = num_phys_stacked;
  934. }
  935. platform_cpu_init();
  936. pm_idle = default_idle;
  937. }
  938. void __init
  939. check_bugs (void)
  940. {
  941. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  942. (unsigned long) __end___mckinley_e9_bundles);
  943. }
  944. static int __init run_dmi_scan(void)
  945. {
  946. dmi_scan_machine();
  947. return 0;
  948. }
  949. core_initcall(run_dmi_scan);