dma.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * DMA helper routines for Freescale STMP37XX/STMP378X
  3. *
  4. * Author: dmitry pervushin <dpervushin@embeddedalley.com>
  5. *
  6. * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
  7. * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
  8. */
  9. /*
  10. * The code contained herein is licensed under the GNU General Public
  11. * License. You may obtain a copy of the GNU General Public License
  12. * Version 2 or later at the following locations:
  13. *
  14. * http://www.opensource.org/licenses/gpl-license.html
  15. * http://www.gnu.org/copyleft/gpl.html
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/device.h>
  19. #include <linux/dmapool.h>
  20. #include <linux/sysdev.h>
  21. #include <linux/cpufreq.h>
  22. #include <asm/page.h>
  23. #include <mach/platform.h>
  24. #include <mach/dma.h>
  25. #include <mach/regs-apbx.h>
  26. #include <mach/regs-apbh.h>
  27. static const size_t pool_item_size = sizeof(struct stmp3xxx_dma_command);
  28. static const size_t pool_alignment = 8;
  29. static struct stmp3xxx_dma_user {
  30. void *pool;
  31. int inuse;
  32. const char *name;
  33. } channels[MAX_DMA_CHANNELS];
  34. #define IS_VALID_CHANNEL(ch) ((ch) >= 0 && (ch) < MAX_DMA_CHANNELS)
  35. #define IS_USED(ch) (channels[ch].inuse)
  36. int stmp3xxx_dma_request(int ch, struct device *dev, const char *name)
  37. {
  38. struct stmp3xxx_dma_user *user;
  39. int err = 0;
  40. user = channels + ch;
  41. if (!IS_VALID_CHANNEL(ch)) {
  42. err = -ENODEV;
  43. goto out;
  44. }
  45. if (IS_USED(ch)) {
  46. err = -EBUSY;
  47. goto out;
  48. }
  49. /* Create a pool to allocate dma commands from */
  50. user->pool = dma_pool_create(name, dev, pool_item_size,
  51. pool_alignment, PAGE_SIZE);
  52. if (user->pool == NULL) {
  53. err = -ENOMEM;
  54. goto out;
  55. }
  56. user->name = name;
  57. user->inuse++;
  58. out:
  59. return err;
  60. }
  61. EXPORT_SYMBOL(stmp3xxx_dma_request);
  62. int stmp3xxx_dma_release(int ch)
  63. {
  64. struct stmp3xxx_dma_user *user = channels + ch;
  65. int err = 0;
  66. if (!IS_VALID_CHANNEL(ch)) {
  67. err = -ENODEV;
  68. goto out;
  69. }
  70. if (!IS_USED(ch)) {
  71. err = -EBUSY;
  72. goto out;
  73. }
  74. BUG_ON(user->pool == NULL);
  75. dma_pool_destroy(user->pool);
  76. user->inuse--;
  77. out:
  78. return err;
  79. }
  80. EXPORT_SYMBOL(stmp3xxx_dma_release);
  81. int stmp3xxx_dma_read_semaphore(int channel)
  82. {
  83. int sem = -1;
  84. switch (STMP3XXX_DMA_BUS(channel)) {
  85. case STMP3XXX_BUS_APBH:
  86. sem = __raw_readl(REGS_APBH_BASE + HW_APBH_CHn_SEMA +
  87. STMP3XXX_DMA_CHANNEL(channel) * 0x70);
  88. sem &= BM_APBH_CHn_SEMA_PHORE;
  89. sem >>= BP_APBH_CHn_SEMA_PHORE;
  90. break;
  91. case STMP3XXX_BUS_APBX:
  92. sem = __raw_readl(REGS_APBX_BASE + HW_APBX_CHn_SEMA +
  93. STMP3XXX_DMA_CHANNEL(channel) * 0x70);
  94. sem &= BM_APBX_CHn_SEMA_PHORE;
  95. sem >>= BP_APBX_CHn_SEMA_PHORE;
  96. break;
  97. default:
  98. BUG();
  99. }
  100. return sem;
  101. }
  102. EXPORT_SYMBOL(stmp3xxx_dma_read_semaphore);
  103. int stmp3xxx_dma_allocate_command(int channel,
  104. struct stmp3xxx_dma_descriptor *descriptor)
  105. {
  106. struct stmp3xxx_dma_user *user = channels + channel;
  107. int err = 0;
  108. if (!IS_VALID_CHANNEL(channel)) {
  109. err = -ENODEV;
  110. goto out;
  111. }
  112. if (!IS_USED(channel)) {
  113. err = -EBUSY;
  114. goto out;
  115. }
  116. if (descriptor == NULL) {
  117. err = -EINVAL;
  118. goto out;
  119. }
  120. /* Allocate memory for a command from the buffer */
  121. descriptor->command =
  122. dma_pool_alloc(user->pool, GFP_KERNEL, &descriptor->handle);
  123. /* Check it worked */
  124. if (!descriptor->command) {
  125. err = -ENOMEM;
  126. goto out;
  127. }
  128. memset(descriptor->command, 0, pool_item_size);
  129. out:
  130. WARN_ON(err);
  131. return err;
  132. }
  133. EXPORT_SYMBOL(stmp3xxx_dma_allocate_command);
  134. int stmp3xxx_dma_free_command(int channel,
  135. struct stmp3xxx_dma_descriptor *descriptor)
  136. {
  137. int err = 0;
  138. if (!IS_VALID_CHANNEL(channel)) {
  139. err = -ENODEV;
  140. goto out;
  141. }
  142. if (!IS_USED(channel)) {
  143. err = -EBUSY;
  144. goto out;
  145. }
  146. /* Return the command memory to the pool */
  147. dma_pool_free(channels[channel].pool, descriptor->command,
  148. descriptor->handle);
  149. /* Initialise descriptor so we're not tempted to use it */
  150. descriptor->command = NULL;
  151. descriptor->handle = 0;
  152. descriptor->virtual_buf_ptr = NULL;
  153. descriptor->next_descr = NULL;
  154. WARN_ON(err);
  155. out:
  156. return err;
  157. }
  158. EXPORT_SYMBOL(stmp3xxx_dma_free_command);
  159. void stmp3xxx_dma_go(int channel,
  160. struct stmp3xxx_dma_descriptor *head, u32 semaphore)
  161. {
  162. int ch = STMP3XXX_DMA_CHANNEL(channel);
  163. void __iomem *c, *s;
  164. switch (STMP3XXX_DMA_BUS(channel)) {
  165. case STMP3XXX_BUS_APBH:
  166. c = REGS_APBH_BASE + HW_APBH_CHn_NXTCMDAR + 0x70 * ch;
  167. s = REGS_APBH_BASE + HW_APBH_CHn_SEMA + 0x70 * ch;
  168. break;
  169. case STMP3XXX_BUS_APBX:
  170. c = REGS_APBX_BASE + HW_APBX_CHn_NXTCMDAR + 0x70 * ch;
  171. s = REGS_APBX_BASE + HW_APBX_CHn_SEMA + 0x70 * ch;
  172. break;
  173. default:
  174. return;
  175. }
  176. /* Set next command */
  177. __raw_writel(head->handle, c);
  178. /* Set counting semaphore (kicks off transfer). Assumes
  179. peripheral has been set up correctly */
  180. __raw_writel(semaphore, s);
  181. }
  182. EXPORT_SYMBOL(stmp3xxx_dma_go);
  183. int stmp3xxx_dma_running(int channel)
  184. {
  185. switch (STMP3XXX_DMA_BUS(channel)) {
  186. case STMP3XXX_BUS_APBH:
  187. return (__raw_readl(REGS_APBH_BASE + HW_APBH_CHn_SEMA +
  188. 0x70 * STMP3XXX_DMA_CHANNEL(channel))) &
  189. BM_APBH_CHn_SEMA_PHORE;
  190. case STMP3XXX_BUS_APBX:
  191. return (__raw_readl(REGS_APBX_BASE + HW_APBX_CHn_SEMA +
  192. 0x70 * STMP3XXX_DMA_CHANNEL(channel))) &
  193. BM_APBX_CHn_SEMA_PHORE;
  194. default:
  195. BUG();
  196. return 0;
  197. }
  198. }
  199. EXPORT_SYMBOL(stmp3xxx_dma_running);
  200. /*
  201. * Circular dma chain management
  202. */
  203. void stmp3xxx_dma_free_chain(struct stmp37xx_circ_dma_chain *chain)
  204. {
  205. int i;
  206. for (i = 0; i < chain->total_count; i++)
  207. stmp3xxx_dma_free_command(
  208. STMP3XXX_DMA(chain->channel, chain->bus),
  209. &chain->chain[i]);
  210. }
  211. EXPORT_SYMBOL(stmp3xxx_dma_free_chain);
  212. int stmp3xxx_dma_make_chain(int ch, struct stmp37xx_circ_dma_chain *chain,
  213. struct stmp3xxx_dma_descriptor descriptors[],
  214. unsigned items)
  215. {
  216. int i;
  217. int err = 0;
  218. if (items == 0)
  219. return err;
  220. for (i = 0; i < items; i++) {
  221. err = stmp3xxx_dma_allocate_command(ch, &descriptors[i]);
  222. if (err) {
  223. WARN_ON(err);
  224. /*
  225. * Couldn't allocate the whole chain.
  226. * deallocate what has been allocated
  227. */
  228. if (i) {
  229. do {
  230. stmp3xxx_dma_free_command(ch,
  231. &descriptors
  232. [i]);
  233. } while (i-- > 0);
  234. }
  235. return err;
  236. }
  237. /* link them! */
  238. if (i > 0) {
  239. descriptors[i - 1].next_descr = &descriptors[i];
  240. descriptors[i - 1].command->next =
  241. descriptors[i].handle;
  242. }
  243. }
  244. /* make list circular */
  245. descriptors[items - 1].next_descr = &descriptors[0];
  246. descriptors[items - 1].command->next = descriptors[0].handle;
  247. chain->total_count = items;
  248. chain->chain = descriptors;
  249. chain->free_index = 0;
  250. chain->active_index = 0;
  251. chain->cooked_index = 0;
  252. chain->free_count = items;
  253. chain->active_count = 0;
  254. chain->cooked_count = 0;
  255. chain->bus = STMP3XXX_DMA_BUS(ch);
  256. chain->channel = STMP3XXX_DMA_CHANNEL(ch);
  257. return err;
  258. }
  259. EXPORT_SYMBOL(stmp3xxx_dma_make_chain);
  260. void stmp37xx_circ_clear_chain(struct stmp37xx_circ_dma_chain *chain)
  261. {
  262. BUG_ON(stmp3xxx_dma_running(STMP3XXX_DMA(chain->channel, chain->bus)));
  263. chain->free_index = 0;
  264. chain->active_index = 0;
  265. chain->cooked_index = 0;
  266. chain->free_count = chain->total_count;
  267. chain->active_count = 0;
  268. chain->cooked_count = 0;
  269. }
  270. EXPORT_SYMBOL(stmp37xx_circ_clear_chain);
  271. void stmp37xx_circ_advance_free(struct stmp37xx_circ_dma_chain *chain,
  272. unsigned count)
  273. {
  274. BUG_ON(chain->cooked_count < count);
  275. chain->cooked_count -= count;
  276. chain->cooked_index += count;
  277. chain->cooked_index %= chain->total_count;
  278. chain->free_count += count;
  279. }
  280. EXPORT_SYMBOL(stmp37xx_circ_advance_free);
  281. void stmp37xx_circ_advance_active(struct stmp37xx_circ_dma_chain *chain,
  282. unsigned count)
  283. {
  284. void __iomem *c;
  285. u32 mask_clr, mask;
  286. BUG_ON(chain->free_count < count);
  287. chain->free_count -= count;
  288. chain->free_index += count;
  289. chain->free_index %= chain->total_count;
  290. chain->active_count += count;
  291. switch (chain->bus) {
  292. case STMP3XXX_BUS_APBH:
  293. c = REGS_APBH_BASE + HW_APBH_CHn_SEMA + 0x70 * chain->channel;
  294. mask_clr = BM_APBH_CHn_SEMA_INCREMENT_SEMA;
  295. mask = BF(count, APBH_CHn_SEMA_INCREMENT_SEMA);
  296. break;
  297. case STMP3XXX_BUS_APBX:
  298. c = REGS_APBX_BASE + HW_APBX_CHn_SEMA + 0x70 * chain->channel;
  299. mask_clr = BM_APBX_CHn_SEMA_INCREMENT_SEMA;
  300. mask = BF(count, APBX_CHn_SEMA_INCREMENT_SEMA);
  301. break;
  302. default:
  303. BUG();
  304. return;
  305. }
  306. /* Set counting semaphore (kicks off transfer). Assumes
  307. peripheral has been set up correctly */
  308. stmp3xxx_clearl(mask_clr, c);
  309. stmp3xxx_setl(mask, c);
  310. }
  311. EXPORT_SYMBOL(stmp37xx_circ_advance_active);
  312. unsigned stmp37xx_circ_advance_cooked(struct stmp37xx_circ_dma_chain *chain)
  313. {
  314. unsigned cooked;
  315. cooked = chain->active_count -
  316. stmp3xxx_dma_read_semaphore(STMP3XXX_DMA(chain->channel, chain->bus));
  317. chain->active_count -= cooked;
  318. chain->active_index += cooked;
  319. chain->active_index %= chain->total_count;
  320. chain->cooked_count += cooked;
  321. return cooked;
  322. }
  323. EXPORT_SYMBOL(stmp37xx_circ_advance_cooked);
  324. void stmp3xxx_dma_set_alt_target(int channel, int function)
  325. {
  326. #if defined(CONFIG_ARCH_STMP37XX)
  327. unsigned bits = 4;
  328. #elif defined(CONFIG_ARCH_STMP378X)
  329. unsigned bits = 2;
  330. #else
  331. #error wrong arch
  332. #endif
  333. int shift = STMP3XXX_DMA_CHANNEL(channel) * bits;
  334. unsigned mask = (1<<bits) - 1;
  335. void __iomem *c;
  336. BUG_ON(function < 0 || function >= (1<<bits));
  337. pr_debug("%s: channel = %d, using mask %x, "
  338. "shift = %d\n", __func__, channel, mask, shift);
  339. switch (STMP3XXX_DMA_BUS(channel)) {
  340. case STMP3XXX_BUS_APBH:
  341. c = REGS_APBH_BASE + HW_APBH_DEVSEL;
  342. break;
  343. case STMP3XXX_BUS_APBX:
  344. c = REGS_APBX_BASE + HW_APBX_DEVSEL;
  345. break;
  346. default:
  347. BUG();
  348. }
  349. stmp3xxx_clearl(mask << shift, c);
  350. stmp3xxx_setl(mask << shift, c);
  351. }
  352. EXPORT_SYMBOL(stmp3xxx_dma_set_alt_target);
  353. void stmp3xxx_dma_suspend(void)
  354. {
  355. stmp3xxx_setl(BM_APBH_CTRL0_CLKGATE, REGS_APBH_BASE + HW_APBH_CTRL0);
  356. stmp3xxx_setl(BM_APBX_CTRL0_CLKGATE, REGS_APBX_BASE + HW_APBX_CTRL0);
  357. }
  358. void stmp3xxx_dma_resume(void)
  359. {
  360. stmp3xxx_clearl(BM_APBH_CTRL0_CLKGATE | BM_APBH_CTRL0_SFTRST,
  361. REGS_APBH_BASE + HW_APBH_CTRL0);
  362. stmp3xxx_clearl(BM_APBX_CTRL0_CLKGATE | BM_APBX_CTRL0_SFTRST,
  363. REGS_APBX_BASE + HW_APBX_CTRL0);
  364. }
  365. #ifdef CONFIG_CPU_FREQ
  366. struct dma_notifier_block {
  367. struct notifier_block nb;
  368. void *data;
  369. };
  370. static int dma_cpufreq_notifier(struct notifier_block *self,
  371. unsigned long phase, void *p)
  372. {
  373. switch (phase) {
  374. case CPUFREQ_POSTCHANGE:
  375. stmp3xxx_dma_resume();
  376. break;
  377. case CPUFREQ_PRECHANGE:
  378. stmp3xxx_dma_suspend();
  379. break;
  380. default:
  381. break;
  382. }
  383. return NOTIFY_DONE;
  384. }
  385. static struct dma_notifier_block dma_cpufreq_nb = {
  386. .nb = {
  387. .notifier_call = dma_cpufreq_notifier,
  388. },
  389. };
  390. #endif /* CONFIG_CPU_FREQ */
  391. void __init stmp3xxx_dma_init(void)
  392. {
  393. stmp3xxx_clearl(BM_APBH_CTRL0_CLKGATE | BM_APBH_CTRL0_SFTRST,
  394. REGS_APBH_BASE + HW_APBH_CTRL0);
  395. stmp3xxx_clearl(BM_APBX_CTRL0_CLKGATE | BM_APBX_CTRL0_SFTRST,
  396. REGS_APBX_BASE + HW_APBX_CTRL0);
  397. #ifdef CONFIG_CPU_FREQ
  398. cpufreq_register_notifier(&dma_cpufreq_nb.nb,
  399. CPUFREQ_TRANSITION_NOTIFIER);
  400. #endif /* CONFIG_CPU_FREQ */
  401. }