123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359 |
- /* arch/arm/plat-s5pc1xx/include/plat/regs-clock.h
- *
- * Copyright 2009 Samsung Electronics Co.
- * Byungho Min <bhmin@samsung.com>
- *
- * S5PC1XX clock register definitions
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- */
- #ifndef __PLAT_REGS_CLOCK_H
- #define __PLAT_REGS_CLOCK_H __FILE__
- #define S5PC100_CLKREG(x) (S5PC1XX_VA_CLK + (x))
- #define S5PC100_CLKREG_OTHER(x) (S5PC1XX_VA_CLK_OTHER + (x))
- /* s5pc100 register for clock */
- #define S5PC100_APLL_LOCK S5PC100_CLKREG(0x00)
- #define S5PC100_MPLL_LOCK S5PC100_CLKREG(0x04)
- #define S5PC100_EPLL_LOCK S5PC100_CLKREG(0x08)
- #define S5PC100_HPLL_LOCK S5PC100_CLKREG(0x0C)
- #define S5PC100_APLL_CON S5PC100_CLKREG(0x100)
- #define S5PC100_MPLL_CON S5PC100_CLKREG(0x104)
- #define S5PC100_EPLL_CON S5PC100_CLKREG(0x108)
- #define S5PC100_HPLL_CON S5PC100_CLKREG(0x10C)
- #define S5PC100_CLKSRC0 S5PC100_CLKREG(0x200)
- #define S5PC100_CLKSRC1 S5PC100_CLKREG(0x204)
- #define S5PC100_CLKSRC2 S5PC100_CLKREG(0x208)
- #define S5PC100_CLKSRC3 S5PC100_CLKREG(0x20C)
- #define S5PC100_CLKDIV0 S5PC100_CLKREG(0x300)
- #define S5PC100_CLKDIV1 S5PC100_CLKREG(0x304)
- #define S5PC100_CLKDIV2 S5PC100_CLKREG(0x308)
- #define S5PC100_CLKDIV3 S5PC100_CLKREG(0x30C)
- #define S5PC100_CLKDIV4 S5PC100_CLKREG(0x310)
- #define S5PC100_CLK_OUT S5PC100_CLKREG(0x400)
- #define S5PC100_CLKGATE_D00 S5PC100_CLKREG(0x500)
- #define S5PC100_CLKGATE_D01 S5PC100_CLKREG(0x504)
- #define S5PC100_CLKGATE_D02 S5PC100_CLKREG(0x508)
- #define S5PC100_CLKGATE_D10 S5PC100_CLKREG(0x520)
- #define S5PC100_CLKGATE_D11 S5PC100_CLKREG(0x524)
- #define S5PC100_CLKGATE_D12 S5PC100_CLKREG(0x528)
- #define S5PC100_CLKGATE_D13 S5PC100_CLKREG(0x52C)
- #define S5PC100_CLKGATE_D14 S5PC100_CLKREG(0x530)
- #define S5PC100_CLKGATE_D15 S5PC100_CLKREG(0x534)
- #define S5PC100_CLKGATE_D20 S5PC100_CLKREG(0x540)
- #define S5PC100_SCLKGATE0 S5PC100_CLKREG(0x560)
- #define S5PC100_SCLKGATE1 S5PC100_CLKREG(0x564)
- /* EPLL_CON */
- #define S5PC100_EPLL_EN (1<<31)
- #define S5PC100_EPLL_MASK 0xffffffff
- #define S5PC100_EPLLVAL(_m, _p, _s) ((_m) << 16 | ((_p) << 8) | ((_s)))
- /* CLKSRC0 */
- #define S5PC100_CLKSRC0_APLL_MASK (0x1<<0)
- #define S5PC100_CLKSRC0_APLL_SHIFT (0)
- #define S5PC100_CLKSRC0_MPLL_MASK (0x1<<4)
- #define S5PC100_CLKSRC0_MPLL_SHIFT (4)
- #define S5PC100_CLKSRC0_EPLL_MASK (0x1<<8)
- #define S5PC100_CLKSRC0_EPLL_SHIFT (8)
- #define S5PC100_CLKSRC0_HPLL_MASK (0x1<<12)
- #define S5PC100_CLKSRC0_HPLL_SHIFT (12)
- #define S5PC100_CLKSRC0_AMMUX_MASK (0x1<<16)
- #define S5PC100_CLKSRC0_AMMUX_SHIFT (16)
- #define S5PC100_CLKSRC0_HREF_MASK (0x1<<20)
- #define S5PC100_CLKSRC0_HREF_SHIFT (20)
- #define S5PC100_CLKSRC0_ONENAND_MASK (0x1<<24)
- #define S5PC100_CLKSRC0_ONENAND_SHIFT (24)
- /* CLKSRC1 */
- #define S5PC100_CLKSRC1_UART_MASK (0x1<<0)
- #define S5PC100_CLKSRC1_UART_SHIFT (0)
- #define S5PC100_CLKSRC1_SPI0_MASK (0x3<<4)
- #define S5PC100_CLKSRC1_SPI0_SHIFT (4)
- #define S5PC100_CLKSRC1_SPI1_MASK (0x3<<8)
- #define S5PC100_CLKSRC1_SPI1_SHIFT (8)
- #define S5PC100_CLKSRC1_SPI2_MASK (0x3<<12)
- #define S5PC100_CLKSRC1_SPI2_SHIFT (12)
- #define S5PC100_CLKSRC1_IRDA_MASK (0x3<<16)
- #define S5PC100_CLKSRC1_IRDA_SHIFT (16)
- #define S5PC100_CLKSRC1_UHOST_MASK (0x3<<20)
- #define S5PC100_CLKSRC1_UHOST_SHIFT (20)
- #define S5PC100_CLKSRC1_CLK48M_MASK (0x1<<24)
- #define S5PC100_CLKSRC1_CLK48M_SHIFT (24)
- /* CLKSRC2 */
- #define S5PC100_CLKSRC2_MMC0_MASK (0x3<<0)
- #define S5PC100_CLKSRC2_MMC0_SHIFT (0)
- #define S5PC100_CLKSRC2_MMC1_MASK (0x3<<4)
- #define S5PC100_CLKSRC2_MMC1_SHIFT (4)
- #define S5PC100_CLKSRC2_MMC2_MASK (0x3<<8)
- #define S5PC100_CLKSRC2_MMC2_SHIFT (8)
- #define S5PC100_CLKSRC2_LCD_MASK (0x3<<12)
- #define S5PC100_CLKSRC2_LCD_SHIFT (12)
- #define S5PC100_CLKSRC2_FIMC0_MASK (0x3<<16)
- #define S5PC100_CLKSRC2_FIMC0_SHIFT (16)
- #define S5PC100_CLKSRC2_FIMC1_MASK (0x3<<20)
- #define S5PC100_CLKSRC2_FIMC1_SHIFT (20)
- #define S5PC100_CLKSRC2_FIMC2_MASK (0x3<<24)
- #define S5PC100_CLKSRC2_FIMC2_SHIFT (24)
- #define S5PC100_CLKSRC2_MIXER_MASK (0x3<<28)
- #define S5PC100_CLKSRC2_MIXER_SHIFT (28)
- /* CLKSRC3 */
- #define S5PC100_CLKSRC3_PWI_MASK (0x3<<0)
- #define S5PC100_CLKSRC3_PWI_SHIFT (0)
- #define S5PC100_CLKSRC3_HCLKD2_MASK (0x1<<4)
- #define S5PC100_CLKSRC3_HCLKD2_SHIFT (4)
- #define S5PC100_CLKSRC3_I2SD2_MASK (0x3<<8)
- #define S5PC100_CLKSRC3_I2SD2_SHIFT (8)
- #define S5PC100_CLKSRC3_AUDIO0_MASK (0x7<<12)
- #define S5PC100_CLKSRC3_AUDIO0_SHIFT (12)
- #define S5PC100_CLKSRC3_AUDIO1_MASK (0x7<<16)
- #define S5PC100_CLKSRC3_AUDIO1_SHIFT (16)
- #define S5PC100_CLKSRC3_AUDIO2_MASK (0x7<<20)
- #define S5PC100_CLKSRC3_AUDIO2_SHIFT (20)
- #define S5PC100_CLKSRC3_SPDIF_MASK (0x3<<24)
- #define S5PC100_CLKSRC3_SPDIF_SHIFT (24)
- /* CLKDIV0 */
- #define S5PC100_CLKDIV0_APLL_MASK (0x1<<0)
- #define S5PC100_CLKDIV0_APLL_SHIFT (0)
- #define S5PC100_CLKDIV0_ARM_MASK (0x7<<4)
- #define S5PC100_CLKDIV0_ARM_SHIFT (4)
- #define S5PC100_CLKDIV0_D0_MASK (0x7<<8)
- #define S5PC100_CLKDIV0_D0_SHIFT (8)
- #define S5PC100_CLKDIV0_PCLKD0_MASK (0x7<<12)
- #define S5PC100_CLKDIV0_PCLKD0_SHIFT (12)
- #define S5PC100_CLKDIV0_SECSS_MASK (0x7<<16)
- #define S5PC100_CLKDIV0_SECSS_SHIFT (16)
- /* CLKDIV1 */
- #define S5PC100_CLKDIV1_APLL2_MASK (0x7<<0)
- #define S5PC100_CLKDIV1_APLL2_SHIFT (0)
- #define S5PC100_CLKDIV1_MPLL_MASK (0x3<<4)
- #define S5PC100_CLKDIV1_MPLL_SHIFT (4)
- #define S5PC100_CLKDIV1_MPLL2_MASK (0x1<<8)
- #define S5PC100_CLKDIV1_MPLL2_SHIFT (8)
- #define S5PC100_CLKDIV1_D1_MASK (0x7<<12)
- #define S5PC100_CLKDIV1_D1_SHIFT (12)
- #define S5PC100_CLKDIV1_PCLKD1_MASK (0x7<<16)
- #define S5PC100_CLKDIV1_PCLKD1_SHIFT (16)
- #define S5PC100_CLKDIV1_ONENAND_MASK (0x3<<20)
- #define S5PC100_CLKDIV1_ONENAND_SHIFT (20)
- #define S5PC100_CLKDIV1_CAM_MASK (0x1F<<24)
- #define S5PC100_CLKDIV1_CAM_SHIFT (24)
- /* CLKDIV2 */
- #define S5PC100_CLKDIV2_UART_MASK (0x7<<0)
- #define S5PC100_CLKDIV2_UART_SHIFT (0)
- #define S5PC100_CLKDIV2_SPI0_MASK (0xf<<4)
- #define S5PC100_CLKDIV2_SPI0_SHIFT (4)
- #define S5PC100_CLKDIV2_SPI1_MASK (0xf<<8)
- #define S5PC100_CLKDIV2_SPI1_SHIFT (8)
- #define S5PC100_CLKDIV2_SPI2_MASK (0xf<<12)
- #define S5PC100_CLKDIV2_SPI2_SHIFT (12)
- #define S5PC100_CLKDIV2_IRDA_MASK (0xf<<16)
- #define S5PC100_CLKDIV2_IRDA_SHIFT (16)
- #define S5PC100_CLKDIV2_UHOST_MASK (0xf<<20)
- #define S5PC100_CLKDIV2_UHOST_SHIFT (20)
- /* CLKDIV3 */
- #define S5PC100_CLKDIV3_MMC0_MASK (0xf<<0)
- #define S5PC100_CLKDIV3_MMC0_SHIFT (0)
- #define S5PC100_CLKDIV3_MMC1_MASK (0xf<<4)
- #define S5PC100_CLKDIV3_MMC1_SHIFT (4)
- #define S5PC100_CLKDIV3_MMC2_MASK (0xf<<8)
- #define S5PC100_CLKDIV3_MMC2_SHIFT (8)
- #define S5PC100_CLKDIV3_LCD_MASK (0xf<<12)
- #define S5PC100_CLKDIV3_LCD_SHIFT (12)
- #define S5PC100_CLKDIV3_FIMC0_MASK (0xf<<16)
- #define S5PC100_CLKDIV3_FIMC0_SHIFT (16)
- #define S5PC100_CLKDIV3_FIMC1_MASK (0xf<<20)
- #define S5PC100_CLKDIV3_FIMC1_SHIFT (20)
- #define S5PC100_CLKDIV3_FIMC2_MASK (0xf<<24)
- #define S5PC100_CLKDIV3_FIMC2_SHIFT (24)
- #define S5PC100_CLKDIV3_HDMI_MASK (0xf<<28)
- #define S5PC100_CLKDIV3_HDMI_SHIFT (28)
- /* CLKDIV4 */
- #define S5PC100_CLKDIV4_PWI_MASK (0x7<<0)
- #define S5PC100_CLKDIV4_PWI_SHIFT (0)
- #define S5PC100_CLKDIV4_HCLKD2_MASK (0x7<<4)
- #define S5PC100_CLKDIV4_HCLKD2_SHIFT (4)
- #define S5PC100_CLKDIV4_I2SD2_MASK (0xf<<8)
- #define S5PC100_CLKDIV4_I2SD2_SHIFT (8)
- #define S5PC100_CLKDIV4_AUDIO0_MASK (0xf<<12)
- #define S5PC100_CLKDIV4_AUDIO0_SHIFT (12)
- #define S5PC100_CLKDIV4_AUDIO1_MASK (0xf<<16)
- #define S5PC100_CLKDIV4_AUDIO1_SHIFT (16)
- #define S5PC100_CLKDIV4_AUDIO2_MASK (0xf<<20)
- #define S5PC100_CLKDIV4_AUDIO2_SHIFT (20)
- /* HCLKD0/PCLKD0 Clock Gate 0 Registers */
- #define S5PC100_CLKGATE_D00_INTC (1<<0)
- #define S5PC100_CLKGATE_D00_TZIC (1<<1)
- #define S5PC100_CLKGATE_D00_CFCON (1<<2)
- #define S5PC100_CLKGATE_D00_MDMA (1<<3)
- #define S5PC100_CLKGATE_D00_G2D (1<<4)
- #define S5PC100_CLKGATE_D00_SECSS (1<<5)
- #define S5PC100_CLKGATE_D00_CSSYS (1<<6)
- /* HCLKD0/PCLKD0 Clock Gate 1 Registers */
- #define S5PC100_CLKGATE_D01_DMC (1<<0)
- #define S5PC100_CLKGATE_D01_SROMC (1<<1)
- #define S5PC100_CLKGATE_D01_ONENAND (1<<2)
- #define S5PC100_CLKGATE_D01_NFCON (1<<3)
- #define S5PC100_CLKGATE_D01_INTMEM (1<<4)
- #define S5PC100_CLKGATE_D01_EBI (1<<5)
- /* PCLKD0 Clock Gate 2 Registers */
- #define S5PC100_CLKGATE_D02_SECKEY (1<<1)
- #define S5PC100_CLKGATE_D02_SDM (1<<2)
- /* HCLKD1/PCLKD1 Clock Gate 0 Registers */
- #define S5PC100_CLKGATE_D10_PDMA0 (1<<0)
- #define S5PC100_CLKGATE_D10_PDMA1 (1<<1)
- #define S5PC100_CLKGATE_D10_USBHOST (1<<2)
- #define S5PC100_CLKGATE_D10_USBOTG (1<<3)
- #define S5PC100_CLKGATE_D10_MODEMIF (1<<4)
- #define S5PC100_CLKGATE_D10_HSMMC0 (1<<5)
- #define S5PC100_CLKGATE_D10_HSMMC1 (1<<6)
- #define S5PC100_CLKGATE_D10_HSMMC2 (1<<7)
- /* HCLKD1/PCLKD1 Clock Gate 1 Registers */
- #define S5PC100_CLKGATE_D11_LCD (1<<0)
- #define S5PC100_CLKGATE_D11_ROTATOR (1<<1)
- #define S5PC100_CLKGATE_D11_FIMC0 (1<<2)
- #define S5PC100_CLKGATE_D11_FIMC1 (1<<3)
- #define S5PC100_CLKGATE_D11_FIMC2 (1<<4)
- #define S5PC100_CLKGATE_D11_JPEG (1<<5)
- #define S5PC100_CLKGATE_D11_DSI (1<<6)
- #define S5PC100_CLKGATE_D11_CSI (1<<7)
- #define S5PC100_CLKGATE_D11_G3D (1<<8)
- /* HCLKD1/PCLKD1 Clock Gate 2 Registers */
- #define S5PC100_CLKGATE_D12_TV (1<<0)
- #define S5PC100_CLKGATE_D12_VP (1<<1)
- #define S5PC100_CLKGATE_D12_MIXER (1<<2)
- #define S5PC100_CLKGATE_D12_HDMI (1<<3)
- #define S5PC100_CLKGATE_D12_MFC (1<<4)
- /* HCLKD1/PCLKD1 Clock Gate 3 Registers */
- #define S5PC100_CLKGATE_D13_CHIPID (1<<0)
- #define S5PC100_CLKGATE_D13_GPIO (1<<1)
- #define S5PC100_CLKGATE_D13_APC (1<<2)
- #define S5PC100_CLKGATE_D13_IEC (1<<3)
- #define S5PC100_CLKGATE_D13_PWM (1<<6)
- #define S5PC100_CLKGATE_D13_SYSTIMER (1<<7)
- #define S5PC100_CLKGATE_D13_WDT (1<<8)
- #define S5PC100_CLKGATE_D13_RTC (1<<9)
- /* HCLKD1/PCLKD1 Clock Gate 4 Registers */
- #define S5PC100_CLKGATE_D14_UART0 (1<<0)
- #define S5PC100_CLKGATE_D14_UART1 (1<<1)
- #define S5PC100_CLKGATE_D14_UART2 (1<<2)
- #define S5PC100_CLKGATE_D14_UART3 (1<<3)
- #define S5PC100_CLKGATE_D14_IIC (1<<4)
- #define S5PC100_CLKGATE_D14_HDMI_IIC (1<<5)
- #define S5PC100_CLKGATE_D14_SPI0 (1<<6)
- #define S5PC100_CLKGATE_D14_SPI1 (1<<7)
- #define S5PC100_CLKGATE_D14_SPI2 (1<<8)
- #define S5PC100_CLKGATE_D14_IRDA (1<<9)
- #define S5PC100_CLKGATE_D14_CCAN0 (1<<10)
- #define S5PC100_CLKGATE_D14_CCAN1 (1<<11)
- #define S5PC100_CLKGATE_D14_HSITX (1<<12)
- #define S5PC100_CLKGATE_D14_HSIRX (1<<13)
- /* HCLKD1/PCLKD1 Clock Gate 5 Registers */
- #define S5PC100_CLKGATE_D15_IIS0 (1<<0)
- #define S5PC100_CLKGATE_D15_IIS1 (1<<1)
- #define S5PC100_CLKGATE_D15_IIS2 (1<<2)
- #define S5PC100_CLKGATE_D15_AC97 (1<<3)
- #define S5PC100_CLKGATE_D15_PCM0 (1<<4)
- #define S5PC100_CLKGATE_D15_PCM1 (1<<5)
- #define S5PC100_CLKGATE_D15_SPDIF (1<<6)
- #define S5PC100_CLKGATE_D15_TSADC (1<<7)
- #define S5PC100_CLKGATE_D15_KEYIF (1<<8)
- #define S5PC100_CLKGATE_D15_CG (1<<9)
- /* HCLKD2 Clock Gate 0 Registers */
- #define S5PC100_CLKGATE_D20_HCLKD2 (1<<0)
- #define S5PC100_CLKGATE_D20_I2SD2 (1<<1)
- /* Special Clock Gate 0 Registers */
- #define S5PC100_CLKGATE_SCLK0_HPM (1<<0)
- #define S5PC100_CLKGATE_SCLK0_PWI (1<<1)
- #define S5PC100_CLKGATE_SCLK0_ONENAND (1<<2)
- #define S5PC100_CLKGATE_SCLK0_UART (1<<3)
- #define S5PC100_CLKGATE_SCLK0_SPI0 (1<<4)
- #define S5PC100_CLKGATE_SCLK0_SPI1 (1<<5)
- #define S5PC100_CLKGATE_SCLK0_SPI2 (1<<6)
- #define S5PC100_CLKGATE_SCLK0_SPI0_48 (1<<7)
- #define S5PC100_CLKGATE_SCLK0_SPI1_48 (1<<8)
- #define S5PC100_CLKGATE_SCLK0_SPI2_48 (1<<9)
- #define S5PC100_CLKGATE_SCLK0_IRDA (1<<10)
- #define S5PC100_CLKGATE_SCLK0_USBHOST (1<<11)
- #define S5PC100_CLKGATE_SCLK0_MMC0 (1<<12)
- #define S5PC100_CLKGATE_SCLK0_MMC1 (1<<13)
- #define S5PC100_CLKGATE_SCLK0_MMC2 (1<<14)
- #define S5PC100_CLKGATE_SCLK0_MMC0_48 (1<<15)
- #define S5PC100_CLKGATE_SCLK0_MMC1_48 (1<<16)
- #define S5PC100_CLKGATE_SCLK0_MMC2_48 (1<<17)
- /* Special Clock Gate 1 Registers */
- #define S5PC100_CLKGATE_SCLK1_LCD (1<<0)
- #define S5PC100_CLKGATE_SCLK1_FIMC0 (1<<1)
- #define S5PC100_CLKGATE_SCLK1_FIMC1 (1<<2)
- #define S5PC100_CLKGATE_SCLK1_FIMC2 (1<<3)
- #define S5PC100_CLKGATE_SCLK1_TV54 (1<<4)
- #define S5PC100_CLKGATE_SCLK1_VDAC54 (1<<5)
- #define S5PC100_CLKGATE_SCLK1_MIXER (1<<6)
- #define S5PC100_CLKGATE_SCLK1_HDMI (1<<7)
- #define S5PC100_CLKGATE_SCLK1_AUDIO0 (1<<8)
- #define S5PC100_CLKGATE_SCLK1_AUDIO1 (1<<9)
- #define S5PC100_CLKGATE_SCLK1_AUDIO2 (1<<10)
- #define S5PC100_CLKGATE_SCLK1_SPDIF (1<<11)
- #define S5PC100_CLKGATE_SCLK1_CAM (1<<12)
- #define S5PC100_SWRESET S5PC100_CLKREG_OTHER(0x000)
- #define S5PC100_OND_SWRESET S5PC100_CLKREG_OTHER(0x008)
- #define S5PC100_GEN_CTRL S5PC100_CLKREG_OTHER(0x100)
- #define S5PC100_GEN_STATUS S5PC100_CLKREG_OTHER(0x104)
- #define S5PC100_MEM_SYS_CFG S5PC100_CLKREG_OTHER(0x200)
- #define S5PC100_CAM_MUX_SEL S5PC100_CLKREG_OTHER(0x300)
- #define S5PC100_MIXER_OUT_SEL S5PC100_CLKREG_OTHER(0x304)
- #define S5PC100_LPMP_MODE_SEL S5PC100_CLKREG_OTHER(0x308)
- #define S5PC100_MIPI_PHY_CON0 S5PC100_CLKREG_OTHER(0x400)
- #define S5PC100_MIPI_PHY_CON1 S5PC100_CLKREG_OTHER(0x414)
- #define S5PC100_HDMI_PHY_CON0 S5PC100_CLKREG_OTHER(0x420)
- #define S5PC100_SWRESET_RESETVAL 0xc100
- #define S5PC100_OTHER_SYS_INT 24
- #define S5PC100_OTHER_STA_TYPE 23
- #define STA_TYPE_EXPON 0
- #define STA_TYPE_SFR 1
- #define S5PC100_SLEEP_CFG_OSC_EN 0
- /* OTHERS Resgister */
- #define S5PC100_OTHERS_USB_SIG_MASK (1 << 16)
- #define S5PC100_OTHERS_MIPI_DPHY_EN (1 << 28)
- /* MIPI D-PHY Control Register 0 */
- #define S5PC100_MIPI_PHY_CON0_M_RESETN (1 << 1)
- #define S5PC100_MIPI_PHY_CON0_S_RESETN (1 << 0)
- #endif /* _PLAT_REGS_CLOCK_H */
|