irqs.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /* linux/arch/arm/plat-s5pc1xx/include/plat/irqs.h
  2. *
  3. * Copyright 2009 Samsung Electronics Co.
  4. * Byungho Min <bhmin@samsung.com>
  5. *
  6. * S5PC1XX - Common IRQ support
  7. *
  8. * Based on plat-s3c64xx/include/plat/irqs.h
  9. */
  10. #ifndef __ASM_PLAT_S5PC1XX_IRQS_H
  11. #define __ASM_PLAT_S5PC1XX_IRQS_H __FILE__
  12. /* we keep the first set of CPU IRQs out of the range of
  13. * the ISA space, so that the PC104 has them to itself
  14. * and we don't end up having to do horrible things to the
  15. * standard ISA drivers....
  16. *
  17. * note, since we're using the VICs, our start must be a
  18. * mulitple of 32 to allow the common code to work
  19. */
  20. #define S3C_IRQ_OFFSET (32)
  21. #define S3C_IRQ(x) ((x) + S3C_IRQ_OFFSET)
  22. #define S3C_VIC0_BASE S3C_IRQ(0)
  23. #define S3C_VIC1_BASE S3C_IRQ(32)
  24. #define S3C_VIC2_BASE S3C_IRQ(64)
  25. /* UART interrupts, each UART has 4 intterupts per channel so
  26. * use the space between the ISA and S3C main interrupts. Note, these
  27. * are not in the same order as the S3C24XX series! */
  28. #define IRQ_S3CUART_BASE0 (16)
  29. #define IRQ_S3CUART_BASE1 (20)
  30. #define IRQ_S3CUART_BASE2 (24)
  31. #define IRQ_S3CUART_BASE3 (28)
  32. #define UART_IRQ_RXD (0)
  33. #define UART_IRQ_ERR (1)
  34. #define UART_IRQ_TXD (2)
  35. #define UART_IRQ_MODEM (3)
  36. #define IRQ_S3CUART_RX0 (IRQ_S3CUART_BASE0 + UART_IRQ_RXD)
  37. #define IRQ_S3CUART_TX0 (IRQ_S3CUART_BASE0 + UART_IRQ_TXD)
  38. #define IRQ_S3CUART_ERR0 (IRQ_S3CUART_BASE0 + UART_IRQ_ERR)
  39. #define IRQ_S3CUART_RX1 (IRQ_S3CUART_BASE1 + UART_IRQ_RXD)
  40. #define IRQ_S3CUART_TX1 (IRQ_S3CUART_BASE1 + UART_IRQ_TXD)
  41. #define IRQ_S3CUART_ERR1 (IRQ_S3CUART_BASE1 + UART_IRQ_ERR)
  42. #define IRQ_S3CUART_RX2 (IRQ_S3CUART_BASE2 + UART_IRQ_RXD)
  43. #define IRQ_S3CUART_TX2 (IRQ_S3CUART_BASE2 + UART_IRQ_TXD)
  44. #define IRQ_S3CUART_ERR2 (IRQ_S3CUART_BASE2 + UART_IRQ_ERR)
  45. #define IRQ_S3CUART_RX3 (IRQ_S3CUART_BASE3 + UART_IRQ_RXD)
  46. #define IRQ_S3CUART_TX3 (IRQ_S3CUART_BASE3 + UART_IRQ_TXD)
  47. #define IRQ_S3CUART_ERR3 (IRQ_S3CUART_BASE3 + UART_IRQ_ERR)
  48. /* VIC based IRQs */
  49. #define S5PC1XX_IRQ_VIC0(x) (S3C_VIC0_BASE + (x))
  50. #define S5PC1XX_IRQ_VIC1(x) (S3C_VIC1_BASE + (x))
  51. #define S5PC1XX_IRQ_VIC2(x) (S3C_VIC2_BASE + (x))
  52. /*
  53. * VIC0: system, DMA, timer
  54. */
  55. #define IRQ_EINT0 S5PC1XX_IRQ_VIC0(0)
  56. #define IRQ_EINT1 S5PC1XX_IRQ_VIC0(1)
  57. #define IRQ_EINT2 S5PC1XX_IRQ_VIC0(2)
  58. #define IRQ_EINT3 S5PC1XX_IRQ_VIC0(3)
  59. #define IRQ_EINT4 S5PC1XX_IRQ_VIC0(4)
  60. #define IRQ_EINT5 S5PC1XX_IRQ_VIC0(5)
  61. #define IRQ_EINT6 S5PC1XX_IRQ_VIC0(6)
  62. #define IRQ_EINT7 S5PC1XX_IRQ_VIC0(7)
  63. #define IRQ_EINT8 S5PC1XX_IRQ_VIC0(8)
  64. #define IRQ_EINT9 S5PC1XX_IRQ_VIC0(9)
  65. #define IRQ_EINT10 S5PC1XX_IRQ_VIC0(10)
  66. #define IRQ_EINT11 S5PC1XX_IRQ_VIC0(11)
  67. #define IRQ_EINT12 S5PC1XX_IRQ_VIC0(12)
  68. #define IRQ_EINT13 S5PC1XX_IRQ_VIC0(13)
  69. #define IRQ_EINT14 S5PC1XX_IRQ_VIC0(14)
  70. #define IRQ_EINT15 S5PC1XX_IRQ_VIC0(15)
  71. #define IRQ_EINT16_31 S5PC1XX_IRQ_VIC0(16)
  72. #define IRQ_BATF S5PC1XX_IRQ_VIC0(17)
  73. #define IRQ_MDMA S5PC1XX_IRQ_VIC0(18)
  74. #define IRQ_PDMA0 S5PC1XX_IRQ_VIC0(19)
  75. #define IRQ_PDMA1 S5PC1XX_IRQ_VIC0(20)
  76. #define IRQ_TIMER0 S5PC1XX_IRQ_VIC0(21)
  77. #define IRQ_TIMER1 S5PC1XX_IRQ_VIC0(22)
  78. #define IRQ_TIMER2 S5PC1XX_IRQ_VIC0(23)
  79. #define IRQ_TIMER3 S5PC1XX_IRQ_VIC0(24)
  80. #define IRQ_TIMER4 S5PC1XX_IRQ_VIC0(25)
  81. #define IRQ_SYSTIMER S5PC1XX_IRQ_VIC0(26)
  82. #define IRQ_WDT S5PC1XX_IRQ_VIC0(27)
  83. #define IRQ_RTC_ALARM S5PC1XX_IRQ_VIC0(28)
  84. #define IRQ_RTC_TIC S5PC1XX_IRQ_VIC0(29)
  85. #define IRQ_GPIOINT S5PC1XX_IRQ_VIC0(30)
  86. /*
  87. * VIC1: ARM, power, memory, connectivity
  88. */
  89. #define IRQ_CORTEX0 S5PC1XX_IRQ_VIC1(0)
  90. #define IRQ_CORTEX1 S5PC1XX_IRQ_VIC1(1)
  91. #define IRQ_CORTEX2 S5PC1XX_IRQ_VIC1(2)
  92. #define IRQ_CORTEX3 S5PC1XX_IRQ_VIC1(3)
  93. #define IRQ_CORTEX4 S5PC1XX_IRQ_VIC1(4)
  94. #define IRQ_IEMAPC S5PC1XX_IRQ_VIC1(5)
  95. #define IRQ_IEMIEC S5PC1XX_IRQ_VIC1(6)
  96. #define IRQ_ONENAND S5PC1XX_IRQ_VIC1(7)
  97. #define IRQ_NFC S5PC1XX_IRQ_VIC1(8)
  98. #define IRQ_CFC S5PC1XX_IRQ_VIC1(9)
  99. #define IRQ_UART0 S5PC1XX_IRQ_VIC1(10)
  100. #define IRQ_UART1 S5PC1XX_IRQ_VIC1(11)
  101. #define IRQ_UART2 S5PC1XX_IRQ_VIC1(12)
  102. #define IRQ_UART3 S5PC1XX_IRQ_VIC1(13)
  103. #define IRQ_IIC S5PC1XX_IRQ_VIC1(14)
  104. #define IRQ_SPI0 S5PC1XX_IRQ_VIC1(15)
  105. #define IRQ_SPI1 S5PC1XX_IRQ_VIC1(16)
  106. #define IRQ_SPI2 S5PC1XX_IRQ_VIC1(17)
  107. #define IRQ_IRDA S5PC1XX_IRQ_VIC1(18)
  108. #define IRQ_CAN0 S5PC1XX_IRQ_VIC1(19)
  109. #define IRQ_CAN1 S5PC1XX_IRQ_VIC1(20)
  110. #define IRQ_HSIRX S5PC1XX_IRQ_VIC1(21)
  111. #define IRQ_HSITX S5PC1XX_IRQ_VIC1(22)
  112. #define IRQ_UHOST S5PC1XX_IRQ_VIC1(23)
  113. #define IRQ_OTG S5PC1XX_IRQ_VIC1(24)
  114. #define IRQ_MSM S5PC1XX_IRQ_VIC1(25)
  115. #define IRQ_HSMMC0 S5PC1XX_IRQ_VIC1(26)
  116. #define IRQ_HSMMC1 S5PC1XX_IRQ_VIC1(27)
  117. #define IRQ_HSMMC2 S5PC1XX_IRQ_VIC1(28)
  118. #define IRQ_MIPICSI S5PC1XX_IRQ_VIC1(29)
  119. #define IRQ_MIPIDSI S5PC1XX_IRQ_VIC1(30)
  120. /*
  121. * VIC2: multimedia, audio, security
  122. */
  123. #define IRQ_LCD0 S5PC1XX_IRQ_VIC2(0)
  124. #define IRQ_LCD1 S5PC1XX_IRQ_VIC2(1)
  125. #define IRQ_LCD2 S5PC1XX_IRQ_VIC2(2)
  126. #define IRQ_LCD3 S5PC1XX_IRQ_VIC2(3)
  127. #define IRQ_ROTATOR S5PC1XX_IRQ_VIC2(4)
  128. #define IRQ_FIMC0 S5PC1XX_IRQ_VIC2(5)
  129. #define IRQ_FIMC1 S5PC1XX_IRQ_VIC2(6)
  130. #define IRQ_FIMC2 S5PC1XX_IRQ_VIC2(7)
  131. #define IRQ_JPEG S5PC1XX_IRQ_VIC2(8)
  132. #define IRQ_2D S5PC1XX_IRQ_VIC2(9)
  133. #define IRQ_3D S5PC1XX_IRQ_VIC2(10)
  134. #define IRQ_MIXER S5PC1XX_IRQ_VIC2(11)
  135. #define IRQ_HDMI S5PC1XX_IRQ_VIC2(12)
  136. #define IRQ_IIC1 S5PC1XX_IRQ_VIC2(13)
  137. #define IRQ_MFC S5PC1XX_IRQ_VIC2(14)
  138. #define IRQ_TVENC S5PC1XX_IRQ_VIC2(15)
  139. #define IRQ_I2S0 S5PC1XX_IRQ_VIC2(16)
  140. #define IRQ_I2S1 S5PC1XX_IRQ_VIC2(17)
  141. #define IRQ_I2S2 S5PC1XX_IRQ_VIC2(18)
  142. #define IRQ_AC97 S5PC1XX_IRQ_VIC2(19)
  143. #define IRQ_PCM0 S5PC1XX_IRQ_VIC2(20)
  144. #define IRQ_PCM1 S5PC1XX_IRQ_VIC2(21)
  145. #define IRQ_SPDIF S5PC1XX_IRQ_VIC2(22)
  146. #define IRQ_ADC S5PC1XX_IRQ_VIC2(23)
  147. #define IRQ_PENDN S5PC1XX_IRQ_VIC2(24)
  148. #define IRQ_TC IRQ_PENDN
  149. #define IRQ_KEYPAD S5PC1XX_IRQ_VIC2(25)
  150. #define IRQ_CG S5PC1XX_IRQ_VIC2(26)
  151. #define IRQ_SEC S5PC1XX_IRQ_VIC2(27)
  152. #define IRQ_SECRX S5PC1XX_IRQ_VIC2(28)
  153. #define IRQ_SECTX S5PC1XX_IRQ_VIC2(29)
  154. #define IRQ_SDMIRQ S5PC1XX_IRQ_VIC2(30)
  155. #define IRQ_SDMFIQ S5PC1XX_IRQ_VIC2(31)
  156. /* External interrupt */
  157. #define S3C_IRQ_EINT_BASE (IRQ_SDMFIQ + 1)
  158. #define S3C_EINT(x) (S3C_IRQ_EINT_BASE + (x - 16))
  159. #define IRQ_EINT(x) (x < 16 ? IRQ_EINT0 + x : S3C_EINT(x))
  160. #define IRQ_EINT_BIT(x) (x < IRQ_EINT16_31 ? x - IRQ_EINT0 : x - S3C_EINT(0))
  161. /* GPIO interrupt */
  162. #define S3C_IRQ_GPIO_BASE (IRQ_EINT(31) + 1)
  163. #define S3C_IRQ_GPIO(x) (S3C_IRQ_GPIO_BASE + (x))
  164. /*
  165. * Until MP04 Groups -> 40 (exactly 39) Groups * 8 ~= 320 GPIOs
  166. */
  167. #define NR_IRQS (S3C_IRQ_GPIO(320) + 1)
  168. #endif /* __ASM_PLAT_S5PC1XX_IRQS_H */