mcbsp.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcbsp.h>
  27. struct omap_mcbsp **mcbsp_ptr;
  28. int omap_mcbsp_count;
  29. void omap_mcbsp_write(void __iomem *io_base, u16 reg, u32 val)
  30. {
  31. if (cpu_class_is_omap1() || cpu_is_omap2420())
  32. __raw_writew((u16)val, io_base + reg);
  33. else
  34. __raw_writel(val, io_base + reg);
  35. }
  36. int omap_mcbsp_read(void __iomem *io_base, u16 reg)
  37. {
  38. if (cpu_class_is_omap1() || cpu_is_omap2420())
  39. return __raw_readw(io_base + reg);
  40. else
  41. return __raw_readl(io_base + reg);
  42. }
  43. #define OMAP_MCBSP_READ(base, reg) \
  44. omap_mcbsp_read(base, OMAP_MCBSP_REG_##reg)
  45. #define OMAP_MCBSP_WRITE(base, reg, val) \
  46. omap_mcbsp_write(base, OMAP_MCBSP_REG_##reg, val)
  47. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  48. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  49. static void omap_mcbsp_dump_reg(u8 id)
  50. {
  51. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  52. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  53. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  54. OMAP_MCBSP_READ(mcbsp->io_base, DRR2));
  55. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  56. OMAP_MCBSP_READ(mcbsp->io_base, DRR1));
  57. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  58. OMAP_MCBSP_READ(mcbsp->io_base, DXR2));
  59. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  60. OMAP_MCBSP_READ(mcbsp->io_base, DXR1));
  61. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  62. OMAP_MCBSP_READ(mcbsp->io_base, SPCR2));
  63. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  64. OMAP_MCBSP_READ(mcbsp->io_base, SPCR1));
  65. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  66. OMAP_MCBSP_READ(mcbsp->io_base, RCR2));
  67. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  68. OMAP_MCBSP_READ(mcbsp->io_base, RCR1));
  69. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  70. OMAP_MCBSP_READ(mcbsp->io_base, XCR2));
  71. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  72. OMAP_MCBSP_READ(mcbsp->io_base, XCR1));
  73. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  74. OMAP_MCBSP_READ(mcbsp->io_base, SRGR2));
  75. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  76. OMAP_MCBSP_READ(mcbsp->io_base, SRGR1));
  77. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  78. OMAP_MCBSP_READ(mcbsp->io_base, PCR0));
  79. dev_dbg(mcbsp->dev, "***********************\n");
  80. }
  81. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  82. {
  83. struct omap_mcbsp *mcbsp_tx = dev_id;
  84. u16 irqst_spcr2;
  85. irqst_spcr2 = OMAP_MCBSP_READ(mcbsp_tx->io_base, SPCR2);
  86. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  87. if (irqst_spcr2 & XSYNC_ERR) {
  88. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  89. irqst_spcr2);
  90. /* Writing zero to XSYNC_ERR clears the IRQ */
  91. OMAP_MCBSP_WRITE(mcbsp_tx->io_base, SPCR2,
  92. irqst_spcr2 & ~(XSYNC_ERR));
  93. } else {
  94. complete(&mcbsp_tx->tx_irq_completion);
  95. }
  96. return IRQ_HANDLED;
  97. }
  98. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  99. {
  100. struct omap_mcbsp *mcbsp_rx = dev_id;
  101. u16 irqst_spcr1;
  102. irqst_spcr1 = OMAP_MCBSP_READ(mcbsp_rx->io_base, SPCR1);
  103. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  104. if (irqst_spcr1 & RSYNC_ERR) {
  105. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  106. irqst_spcr1);
  107. /* Writing zero to RSYNC_ERR clears the IRQ */
  108. OMAP_MCBSP_WRITE(mcbsp_rx->io_base, SPCR1,
  109. irqst_spcr1 & ~(RSYNC_ERR));
  110. } else {
  111. complete(&mcbsp_rx->tx_irq_completion);
  112. }
  113. return IRQ_HANDLED;
  114. }
  115. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  116. {
  117. struct omap_mcbsp *mcbsp_dma_tx = data;
  118. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  119. OMAP_MCBSP_READ(mcbsp_dma_tx->io_base, SPCR2));
  120. /* We can free the channels */
  121. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  122. mcbsp_dma_tx->dma_tx_lch = -1;
  123. complete(&mcbsp_dma_tx->tx_dma_completion);
  124. }
  125. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  126. {
  127. struct omap_mcbsp *mcbsp_dma_rx = data;
  128. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  129. OMAP_MCBSP_READ(mcbsp_dma_rx->io_base, SPCR2));
  130. /* We can free the channels */
  131. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  132. mcbsp_dma_rx->dma_rx_lch = -1;
  133. complete(&mcbsp_dma_rx->rx_dma_completion);
  134. }
  135. /*
  136. * omap_mcbsp_config simply write a config to the
  137. * appropriate McBSP.
  138. * You either call this function or set the McBSP registers
  139. * by yourself before calling omap_mcbsp_start().
  140. */
  141. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  142. {
  143. struct omap_mcbsp *mcbsp;
  144. void __iomem *io_base;
  145. if (!omap_mcbsp_check_valid_id(id)) {
  146. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  147. return;
  148. }
  149. mcbsp = id_to_mcbsp_ptr(id);
  150. io_base = mcbsp->io_base;
  151. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  152. mcbsp->id, mcbsp->phys_base);
  153. /* We write the given config */
  154. OMAP_MCBSP_WRITE(io_base, SPCR2, config->spcr2);
  155. OMAP_MCBSP_WRITE(io_base, SPCR1, config->spcr1);
  156. OMAP_MCBSP_WRITE(io_base, RCR2, config->rcr2);
  157. OMAP_MCBSP_WRITE(io_base, RCR1, config->rcr1);
  158. OMAP_MCBSP_WRITE(io_base, XCR2, config->xcr2);
  159. OMAP_MCBSP_WRITE(io_base, XCR1, config->xcr1);
  160. OMAP_MCBSP_WRITE(io_base, SRGR2, config->srgr2);
  161. OMAP_MCBSP_WRITE(io_base, SRGR1, config->srgr1);
  162. OMAP_MCBSP_WRITE(io_base, MCR2, config->mcr2);
  163. OMAP_MCBSP_WRITE(io_base, MCR1, config->mcr1);
  164. OMAP_MCBSP_WRITE(io_base, PCR0, config->pcr0);
  165. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  166. OMAP_MCBSP_WRITE(io_base, XCCR, config->xccr);
  167. OMAP_MCBSP_WRITE(io_base, RCCR, config->rccr);
  168. }
  169. }
  170. EXPORT_SYMBOL(omap_mcbsp_config);
  171. #ifdef CONFIG_ARCH_OMAP34XX
  172. /*
  173. * omap_mcbsp_set_tx_threshold configures how to deal
  174. * with transmit threshold. the threshold value and handler can be
  175. * configure in here.
  176. */
  177. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  178. {
  179. struct omap_mcbsp *mcbsp;
  180. void __iomem *io_base;
  181. if (!cpu_is_omap34xx())
  182. return;
  183. if (!omap_mcbsp_check_valid_id(id)) {
  184. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  185. return;
  186. }
  187. mcbsp = id_to_mcbsp_ptr(id);
  188. io_base = mcbsp->io_base;
  189. OMAP_MCBSP_WRITE(io_base, THRSH2, threshold);
  190. }
  191. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  192. /*
  193. * omap_mcbsp_set_rx_threshold configures how to deal
  194. * with receive threshold. the threshold value and handler can be
  195. * configure in here.
  196. */
  197. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  198. {
  199. struct omap_mcbsp *mcbsp;
  200. void __iomem *io_base;
  201. if (!cpu_is_omap34xx())
  202. return;
  203. if (!omap_mcbsp_check_valid_id(id)) {
  204. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  205. return;
  206. }
  207. mcbsp = id_to_mcbsp_ptr(id);
  208. io_base = mcbsp->io_base;
  209. OMAP_MCBSP_WRITE(io_base, THRSH1, threshold);
  210. }
  211. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  212. /*
  213. * omap_mcbsp_get_max_tx_thres just return the current configured
  214. * maximum threshold for transmission
  215. */
  216. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  217. {
  218. struct omap_mcbsp *mcbsp;
  219. if (!omap_mcbsp_check_valid_id(id)) {
  220. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  221. return -ENODEV;
  222. }
  223. mcbsp = id_to_mcbsp_ptr(id);
  224. return mcbsp->max_tx_thres;
  225. }
  226. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  227. /*
  228. * omap_mcbsp_get_max_rx_thres just return the current configured
  229. * maximum threshold for reception
  230. */
  231. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  232. {
  233. struct omap_mcbsp *mcbsp;
  234. if (!omap_mcbsp_check_valid_id(id)) {
  235. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  236. return -ENODEV;
  237. }
  238. mcbsp = id_to_mcbsp_ptr(id);
  239. return mcbsp->max_rx_thres;
  240. }
  241. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  242. /*
  243. * omap_mcbsp_get_dma_op_mode just return the current configured
  244. * operating mode for the mcbsp channel
  245. */
  246. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  247. {
  248. struct omap_mcbsp *mcbsp;
  249. int dma_op_mode;
  250. if (!omap_mcbsp_check_valid_id(id)) {
  251. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  252. return -ENODEV;
  253. }
  254. mcbsp = id_to_mcbsp_ptr(id);
  255. dma_op_mode = mcbsp->dma_op_mode;
  256. return dma_op_mode;
  257. }
  258. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  259. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  260. {
  261. /*
  262. * Enable wakup behavior, smart idle and all wakeups
  263. * REVISIT: some wakeups may be unnecessary
  264. */
  265. if (cpu_is_omap34xx()) {
  266. u16 syscon;
  267. syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
  268. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  269. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  270. syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
  271. CLOCKACTIVITY(0x02));
  272. OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN,
  273. XRDYEN | RRDYEN);
  274. } else {
  275. syscon |= SIDLEMODE(0x01);
  276. }
  277. OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
  278. }
  279. }
  280. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  281. {
  282. /*
  283. * Disable wakup behavior, smart idle and all wakeups
  284. */
  285. if (cpu_is_omap34xx()) {
  286. u16 syscon;
  287. syscon = OMAP_MCBSP_READ(mcbsp->io_base, SYSCON);
  288. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  289. /*
  290. * HW bug workaround - If no_idle mode is taken, we need to
  291. * go to smart_idle before going to always_idle, or the
  292. * device will not hit retention anymore.
  293. */
  294. syscon |= SIDLEMODE(0x02);
  295. OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
  296. syscon &= ~(SIDLEMODE(0x03));
  297. OMAP_MCBSP_WRITE(mcbsp->io_base, SYSCON, syscon);
  298. OMAP_MCBSP_WRITE(mcbsp->io_base, WAKEUPEN, 0);
  299. }
  300. }
  301. #else
  302. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  303. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  304. #endif
  305. /*
  306. * We can choose between IRQ based or polled IO.
  307. * This needs to be called before omap_mcbsp_request().
  308. */
  309. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  310. {
  311. struct omap_mcbsp *mcbsp;
  312. if (!omap_mcbsp_check_valid_id(id)) {
  313. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  314. return -ENODEV;
  315. }
  316. mcbsp = id_to_mcbsp_ptr(id);
  317. spin_lock(&mcbsp->lock);
  318. if (!mcbsp->free) {
  319. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  320. mcbsp->id);
  321. spin_unlock(&mcbsp->lock);
  322. return -EINVAL;
  323. }
  324. mcbsp->io_type = io_type;
  325. spin_unlock(&mcbsp->lock);
  326. return 0;
  327. }
  328. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  329. int omap_mcbsp_request(unsigned int id)
  330. {
  331. struct omap_mcbsp *mcbsp;
  332. int err;
  333. if (!omap_mcbsp_check_valid_id(id)) {
  334. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  335. return -ENODEV;
  336. }
  337. mcbsp = id_to_mcbsp_ptr(id);
  338. spin_lock(&mcbsp->lock);
  339. if (!mcbsp->free) {
  340. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  341. mcbsp->id);
  342. spin_unlock(&mcbsp->lock);
  343. return -EBUSY;
  344. }
  345. mcbsp->free = 0;
  346. spin_unlock(&mcbsp->lock);
  347. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  348. mcbsp->pdata->ops->request(id);
  349. clk_enable(mcbsp->iclk);
  350. clk_enable(mcbsp->fclk);
  351. /* Do procedure specific to omap34xx arch, if applicable */
  352. omap34xx_mcbsp_request(mcbsp);
  353. /*
  354. * Make sure that transmitter, receiver and sample-rate generator are
  355. * not running before activating IRQs.
  356. */
  357. OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR1, 0);
  358. OMAP_MCBSP_WRITE(mcbsp->io_base, SPCR2, 0);
  359. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  360. /* We need to get IRQs here */
  361. init_completion(&mcbsp->tx_irq_completion);
  362. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  363. 0, "McBSP", (void *)mcbsp);
  364. if (err != 0) {
  365. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  366. "for McBSP%d\n", mcbsp->tx_irq,
  367. mcbsp->id);
  368. goto error;
  369. }
  370. init_completion(&mcbsp->rx_irq_completion);
  371. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
  372. 0, "McBSP", (void *)mcbsp);
  373. if (err != 0) {
  374. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  375. "for McBSP%d\n", mcbsp->rx_irq,
  376. mcbsp->id);
  377. goto tx_irq;
  378. }
  379. }
  380. return 0;
  381. tx_irq:
  382. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  383. error:
  384. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  385. mcbsp->pdata->ops->free(id);
  386. /* Do procedure specific to omap34xx arch, if applicable */
  387. omap34xx_mcbsp_free(mcbsp);
  388. clk_disable(mcbsp->fclk);
  389. clk_disable(mcbsp->iclk);
  390. mcbsp->free = 1;
  391. return err;
  392. }
  393. EXPORT_SYMBOL(omap_mcbsp_request);
  394. void omap_mcbsp_free(unsigned int id)
  395. {
  396. struct omap_mcbsp *mcbsp;
  397. if (!omap_mcbsp_check_valid_id(id)) {
  398. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  399. return;
  400. }
  401. mcbsp = id_to_mcbsp_ptr(id);
  402. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  403. mcbsp->pdata->ops->free(id);
  404. /* Do procedure specific to omap34xx arch, if applicable */
  405. omap34xx_mcbsp_free(mcbsp);
  406. clk_disable(mcbsp->fclk);
  407. clk_disable(mcbsp->iclk);
  408. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  409. /* Free IRQs */
  410. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  411. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  412. }
  413. spin_lock(&mcbsp->lock);
  414. if (mcbsp->free) {
  415. dev_err(mcbsp->dev, "McBSP%d was not reserved\n",
  416. mcbsp->id);
  417. spin_unlock(&mcbsp->lock);
  418. return;
  419. }
  420. mcbsp->free = 1;
  421. spin_unlock(&mcbsp->lock);
  422. }
  423. EXPORT_SYMBOL(omap_mcbsp_free);
  424. /*
  425. * Here we start the McBSP, by enabling transmitter, receiver or both.
  426. * If no transmitter or receiver is active prior calling, then sample-rate
  427. * generator and frame sync are started.
  428. */
  429. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  430. {
  431. struct omap_mcbsp *mcbsp;
  432. void __iomem *io_base;
  433. int idle;
  434. u16 w;
  435. if (!omap_mcbsp_check_valid_id(id)) {
  436. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  437. return;
  438. }
  439. mcbsp = id_to_mcbsp_ptr(id);
  440. io_base = mcbsp->io_base;
  441. mcbsp->rx_word_length = (OMAP_MCBSP_READ(io_base, RCR1) >> 5) & 0x7;
  442. mcbsp->tx_word_length = (OMAP_MCBSP_READ(io_base, XCR1) >> 5) & 0x7;
  443. idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
  444. OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
  445. if (idle) {
  446. /* Start the sample generator */
  447. w = OMAP_MCBSP_READ(io_base, SPCR2);
  448. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 6));
  449. }
  450. /* Enable transmitter and receiver */
  451. tx &= 1;
  452. w = OMAP_MCBSP_READ(io_base, SPCR2);
  453. OMAP_MCBSP_WRITE(io_base, SPCR2, w | tx);
  454. rx &= 1;
  455. w = OMAP_MCBSP_READ(io_base, SPCR1);
  456. OMAP_MCBSP_WRITE(io_base, SPCR1, w | rx);
  457. /*
  458. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  459. * REVISIT: 100us may give enough time for two CLKSRG, however
  460. * due to some unknown PM related, clock gating etc. reason it
  461. * is now at 500us.
  462. */
  463. udelay(500);
  464. if (idle) {
  465. /* Start frame sync */
  466. w = OMAP_MCBSP_READ(io_base, SPCR2);
  467. OMAP_MCBSP_WRITE(io_base, SPCR2, w | (1 << 7));
  468. }
  469. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  470. /* Release the transmitter and receiver */
  471. w = OMAP_MCBSP_READ(io_base, XCCR);
  472. w &= ~(tx ? XDISABLE : 0);
  473. OMAP_MCBSP_WRITE(io_base, XCCR, w);
  474. w = OMAP_MCBSP_READ(io_base, RCCR);
  475. w &= ~(rx ? RDISABLE : 0);
  476. OMAP_MCBSP_WRITE(io_base, RCCR, w);
  477. }
  478. /* Dump McBSP Regs */
  479. omap_mcbsp_dump_reg(id);
  480. }
  481. EXPORT_SYMBOL(omap_mcbsp_start);
  482. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  483. {
  484. struct omap_mcbsp *mcbsp;
  485. void __iomem *io_base;
  486. int idle;
  487. u16 w;
  488. if (!omap_mcbsp_check_valid_id(id)) {
  489. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  490. return;
  491. }
  492. mcbsp = id_to_mcbsp_ptr(id);
  493. io_base = mcbsp->io_base;
  494. /* Reset transmitter */
  495. tx &= 1;
  496. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  497. w = OMAP_MCBSP_READ(io_base, XCCR);
  498. w |= (tx ? XDISABLE : 0);
  499. OMAP_MCBSP_WRITE(io_base, XCCR, w);
  500. }
  501. w = OMAP_MCBSP_READ(io_base, SPCR2);
  502. OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~tx);
  503. /* Reset receiver */
  504. rx &= 1;
  505. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  506. w = OMAP_MCBSP_READ(io_base, RCCR);
  507. w |= (rx ? RDISABLE : 0);
  508. OMAP_MCBSP_WRITE(io_base, RCCR, w);
  509. }
  510. w = OMAP_MCBSP_READ(io_base, SPCR1);
  511. OMAP_MCBSP_WRITE(io_base, SPCR1, w & ~rx);
  512. idle = !((OMAP_MCBSP_READ(io_base, SPCR2) |
  513. OMAP_MCBSP_READ(io_base, SPCR1)) & 1);
  514. if (idle) {
  515. /* Reset the sample rate generator */
  516. w = OMAP_MCBSP_READ(io_base, SPCR2);
  517. OMAP_MCBSP_WRITE(io_base, SPCR2, w & ~(1 << 6));
  518. }
  519. }
  520. EXPORT_SYMBOL(omap_mcbsp_stop);
  521. /* polled mcbsp i/o operations */
  522. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  523. {
  524. struct omap_mcbsp *mcbsp;
  525. void __iomem *base;
  526. if (!omap_mcbsp_check_valid_id(id)) {
  527. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  528. return -ENODEV;
  529. }
  530. mcbsp = id_to_mcbsp_ptr(id);
  531. base = mcbsp->io_base;
  532. writew(buf, base + OMAP_MCBSP_REG_DXR1);
  533. /* if frame sync error - clear the error */
  534. if (readw(base + OMAP_MCBSP_REG_SPCR2) & XSYNC_ERR) {
  535. /* clear error */
  536. writew(readw(base + OMAP_MCBSP_REG_SPCR2) & (~XSYNC_ERR),
  537. base + OMAP_MCBSP_REG_SPCR2);
  538. /* resend */
  539. return -1;
  540. } else {
  541. /* wait for transmit confirmation */
  542. int attemps = 0;
  543. while (!(readw(base + OMAP_MCBSP_REG_SPCR2) & XRDY)) {
  544. if (attemps++ > 1000) {
  545. writew(readw(base + OMAP_MCBSP_REG_SPCR2) &
  546. (~XRST),
  547. base + OMAP_MCBSP_REG_SPCR2);
  548. udelay(10);
  549. writew(readw(base + OMAP_MCBSP_REG_SPCR2) |
  550. (XRST),
  551. base + OMAP_MCBSP_REG_SPCR2);
  552. udelay(10);
  553. dev_err(mcbsp->dev, "Could not write to"
  554. " McBSP%d Register\n", mcbsp->id);
  555. return -2;
  556. }
  557. }
  558. }
  559. return 0;
  560. }
  561. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  562. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  563. {
  564. struct omap_mcbsp *mcbsp;
  565. void __iomem *base;
  566. if (!omap_mcbsp_check_valid_id(id)) {
  567. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  568. return -ENODEV;
  569. }
  570. mcbsp = id_to_mcbsp_ptr(id);
  571. base = mcbsp->io_base;
  572. /* if frame sync error - clear the error */
  573. if (readw(base + OMAP_MCBSP_REG_SPCR1) & RSYNC_ERR) {
  574. /* clear error */
  575. writew(readw(base + OMAP_MCBSP_REG_SPCR1) & (~RSYNC_ERR),
  576. base + OMAP_MCBSP_REG_SPCR1);
  577. /* resend */
  578. return -1;
  579. } else {
  580. /* wait for recieve confirmation */
  581. int attemps = 0;
  582. while (!(readw(base + OMAP_MCBSP_REG_SPCR1) & RRDY)) {
  583. if (attemps++ > 1000) {
  584. writew(readw(base + OMAP_MCBSP_REG_SPCR1) &
  585. (~RRST),
  586. base + OMAP_MCBSP_REG_SPCR1);
  587. udelay(10);
  588. writew(readw(base + OMAP_MCBSP_REG_SPCR1) |
  589. (RRST),
  590. base + OMAP_MCBSP_REG_SPCR1);
  591. udelay(10);
  592. dev_err(mcbsp->dev, "Could not read from"
  593. " McBSP%d Register\n", mcbsp->id);
  594. return -2;
  595. }
  596. }
  597. }
  598. *buf = readw(base + OMAP_MCBSP_REG_DRR1);
  599. return 0;
  600. }
  601. EXPORT_SYMBOL(omap_mcbsp_pollread);
  602. /*
  603. * IRQ based word transmission.
  604. */
  605. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  606. {
  607. struct omap_mcbsp *mcbsp;
  608. void __iomem *io_base;
  609. omap_mcbsp_word_length word_length;
  610. if (!omap_mcbsp_check_valid_id(id)) {
  611. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  612. return;
  613. }
  614. mcbsp = id_to_mcbsp_ptr(id);
  615. io_base = mcbsp->io_base;
  616. word_length = mcbsp->tx_word_length;
  617. wait_for_completion(&mcbsp->tx_irq_completion);
  618. if (word_length > OMAP_MCBSP_WORD_16)
  619. OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
  620. OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
  621. }
  622. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  623. u32 omap_mcbsp_recv_word(unsigned int id)
  624. {
  625. struct omap_mcbsp *mcbsp;
  626. void __iomem *io_base;
  627. u16 word_lsb, word_msb = 0;
  628. omap_mcbsp_word_length word_length;
  629. if (!omap_mcbsp_check_valid_id(id)) {
  630. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  631. return -ENODEV;
  632. }
  633. mcbsp = id_to_mcbsp_ptr(id);
  634. word_length = mcbsp->rx_word_length;
  635. io_base = mcbsp->io_base;
  636. wait_for_completion(&mcbsp->rx_irq_completion);
  637. if (word_length > OMAP_MCBSP_WORD_16)
  638. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  639. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  640. return (word_lsb | (word_msb << 16));
  641. }
  642. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  643. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  644. {
  645. struct omap_mcbsp *mcbsp;
  646. void __iomem *io_base;
  647. omap_mcbsp_word_length tx_word_length;
  648. omap_mcbsp_word_length rx_word_length;
  649. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  650. if (!omap_mcbsp_check_valid_id(id)) {
  651. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  652. return -ENODEV;
  653. }
  654. mcbsp = id_to_mcbsp_ptr(id);
  655. io_base = mcbsp->io_base;
  656. tx_word_length = mcbsp->tx_word_length;
  657. rx_word_length = mcbsp->rx_word_length;
  658. if (tx_word_length != rx_word_length)
  659. return -EINVAL;
  660. /* First we wait for the transmitter to be ready */
  661. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  662. while (!(spcr2 & XRDY)) {
  663. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  664. if (attempts++ > 1000) {
  665. /* We must reset the transmitter */
  666. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
  667. udelay(10);
  668. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
  669. udelay(10);
  670. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  671. "ready\n", mcbsp->id);
  672. return -EAGAIN;
  673. }
  674. }
  675. /* Now we can push the data */
  676. if (tx_word_length > OMAP_MCBSP_WORD_16)
  677. OMAP_MCBSP_WRITE(io_base, DXR2, word >> 16);
  678. OMAP_MCBSP_WRITE(io_base, DXR1, word & 0xffff);
  679. /* We wait for the receiver to be ready */
  680. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  681. while (!(spcr1 & RRDY)) {
  682. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  683. if (attempts++ > 1000) {
  684. /* We must reset the receiver */
  685. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
  686. udelay(10);
  687. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
  688. udelay(10);
  689. dev_err(mcbsp->dev, "McBSP%d receiver not "
  690. "ready\n", mcbsp->id);
  691. return -EAGAIN;
  692. }
  693. }
  694. /* Receiver is ready, let's read the dummy data */
  695. if (rx_word_length > OMAP_MCBSP_WORD_16)
  696. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  697. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  698. return 0;
  699. }
  700. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  701. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  702. {
  703. struct omap_mcbsp *mcbsp;
  704. u32 clock_word = 0;
  705. void __iomem *io_base;
  706. omap_mcbsp_word_length tx_word_length;
  707. omap_mcbsp_word_length rx_word_length;
  708. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  709. if (!omap_mcbsp_check_valid_id(id)) {
  710. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  711. return -ENODEV;
  712. }
  713. mcbsp = id_to_mcbsp_ptr(id);
  714. io_base = mcbsp->io_base;
  715. tx_word_length = mcbsp->tx_word_length;
  716. rx_word_length = mcbsp->rx_word_length;
  717. if (tx_word_length != rx_word_length)
  718. return -EINVAL;
  719. /* First we wait for the transmitter to be ready */
  720. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  721. while (!(spcr2 & XRDY)) {
  722. spcr2 = OMAP_MCBSP_READ(io_base, SPCR2);
  723. if (attempts++ > 1000) {
  724. /* We must reset the transmitter */
  725. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 & (~XRST));
  726. udelay(10);
  727. OMAP_MCBSP_WRITE(io_base, SPCR2, spcr2 | XRST);
  728. udelay(10);
  729. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  730. "ready\n", mcbsp->id);
  731. return -EAGAIN;
  732. }
  733. }
  734. /* We first need to enable the bus clock */
  735. if (tx_word_length > OMAP_MCBSP_WORD_16)
  736. OMAP_MCBSP_WRITE(io_base, DXR2, clock_word >> 16);
  737. OMAP_MCBSP_WRITE(io_base, DXR1, clock_word & 0xffff);
  738. /* We wait for the receiver to be ready */
  739. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  740. while (!(spcr1 & RRDY)) {
  741. spcr1 = OMAP_MCBSP_READ(io_base, SPCR1);
  742. if (attempts++ > 1000) {
  743. /* We must reset the receiver */
  744. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 & (~RRST));
  745. udelay(10);
  746. OMAP_MCBSP_WRITE(io_base, SPCR1, spcr1 | RRST);
  747. udelay(10);
  748. dev_err(mcbsp->dev, "McBSP%d receiver not "
  749. "ready\n", mcbsp->id);
  750. return -EAGAIN;
  751. }
  752. }
  753. /* Receiver is ready, there is something for us */
  754. if (rx_word_length > OMAP_MCBSP_WORD_16)
  755. word_msb = OMAP_MCBSP_READ(io_base, DRR2);
  756. word_lsb = OMAP_MCBSP_READ(io_base, DRR1);
  757. word[0] = (word_lsb | (word_msb << 16));
  758. return 0;
  759. }
  760. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  761. /*
  762. * Simple DMA based buffer rx/tx routines.
  763. * Nothing fancy, just a single buffer tx/rx through DMA.
  764. * The DMA resources are released once the transfer is done.
  765. * For anything fancier, you should use your own customized DMA
  766. * routines and callbacks.
  767. */
  768. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  769. unsigned int length)
  770. {
  771. struct omap_mcbsp *mcbsp;
  772. int dma_tx_ch;
  773. int src_port = 0;
  774. int dest_port = 0;
  775. int sync_dev = 0;
  776. if (!omap_mcbsp_check_valid_id(id)) {
  777. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  778. return -ENODEV;
  779. }
  780. mcbsp = id_to_mcbsp_ptr(id);
  781. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  782. omap_mcbsp_tx_dma_callback,
  783. mcbsp,
  784. &dma_tx_ch)) {
  785. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  786. "McBSP%d TX. Trying IRQ based TX\n",
  787. mcbsp->id);
  788. return -EAGAIN;
  789. }
  790. mcbsp->dma_tx_lch = dma_tx_ch;
  791. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  792. dma_tx_ch);
  793. init_completion(&mcbsp->tx_dma_completion);
  794. if (cpu_class_is_omap1()) {
  795. src_port = OMAP_DMA_PORT_TIPB;
  796. dest_port = OMAP_DMA_PORT_EMIFF;
  797. }
  798. if (cpu_class_is_omap2())
  799. sync_dev = mcbsp->dma_tx_sync;
  800. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  801. OMAP_DMA_DATA_TYPE_S16,
  802. length >> 1, 1,
  803. OMAP_DMA_SYNC_ELEMENT,
  804. sync_dev, 0);
  805. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  806. src_port,
  807. OMAP_DMA_AMODE_CONSTANT,
  808. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  809. 0, 0);
  810. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  811. dest_port,
  812. OMAP_DMA_AMODE_POST_INC,
  813. buffer,
  814. 0, 0);
  815. omap_start_dma(mcbsp->dma_tx_lch);
  816. wait_for_completion(&mcbsp->tx_dma_completion);
  817. return 0;
  818. }
  819. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  820. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  821. unsigned int length)
  822. {
  823. struct omap_mcbsp *mcbsp;
  824. int dma_rx_ch;
  825. int src_port = 0;
  826. int dest_port = 0;
  827. int sync_dev = 0;
  828. if (!omap_mcbsp_check_valid_id(id)) {
  829. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  830. return -ENODEV;
  831. }
  832. mcbsp = id_to_mcbsp_ptr(id);
  833. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  834. omap_mcbsp_rx_dma_callback,
  835. mcbsp,
  836. &dma_rx_ch)) {
  837. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  838. "McBSP%d RX. Trying IRQ based RX\n",
  839. mcbsp->id);
  840. return -EAGAIN;
  841. }
  842. mcbsp->dma_rx_lch = dma_rx_ch;
  843. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  844. dma_rx_ch);
  845. init_completion(&mcbsp->rx_dma_completion);
  846. if (cpu_class_is_omap1()) {
  847. src_port = OMAP_DMA_PORT_TIPB;
  848. dest_port = OMAP_DMA_PORT_EMIFF;
  849. }
  850. if (cpu_class_is_omap2())
  851. sync_dev = mcbsp->dma_rx_sync;
  852. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  853. OMAP_DMA_DATA_TYPE_S16,
  854. length >> 1, 1,
  855. OMAP_DMA_SYNC_ELEMENT,
  856. sync_dev, 0);
  857. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  858. src_port,
  859. OMAP_DMA_AMODE_CONSTANT,
  860. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  861. 0, 0);
  862. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  863. dest_port,
  864. OMAP_DMA_AMODE_POST_INC,
  865. buffer,
  866. 0, 0);
  867. omap_start_dma(mcbsp->dma_rx_lch);
  868. wait_for_completion(&mcbsp->rx_dma_completion);
  869. return 0;
  870. }
  871. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  872. /*
  873. * SPI wrapper.
  874. * Since SPI setup is much simpler than the generic McBSP one,
  875. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  876. * Once this is done, you can call omap_mcbsp_start().
  877. */
  878. void omap_mcbsp_set_spi_mode(unsigned int id,
  879. const struct omap_mcbsp_spi_cfg *spi_cfg)
  880. {
  881. struct omap_mcbsp *mcbsp;
  882. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  883. if (!omap_mcbsp_check_valid_id(id)) {
  884. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  885. return;
  886. }
  887. mcbsp = id_to_mcbsp_ptr(id);
  888. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  889. /* SPI has only one frame */
  890. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  891. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  892. /* Clock stop mode */
  893. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  894. mcbsp_cfg.spcr1 |= (1 << 12);
  895. else
  896. mcbsp_cfg.spcr1 |= (3 << 11);
  897. /* Set clock parities */
  898. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  899. mcbsp_cfg.pcr0 |= CLKRP;
  900. else
  901. mcbsp_cfg.pcr0 &= ~CLKRP;
  902. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  903. mcbsp_cfg.pcr0 &= ~CLKXP;
  904. else
  905. mcbsp_cfg.pcr0 |= CLKXP;
  906. /* Set SCLKME to 0 and CLKSM to 1 */
  907. mcbsp_cfg.pcr0 &= ~SCLKME;
  908. mcbsp_cfg.srgr2 |= CLKSM;
  909. /* Set FSXP */
  910. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  911. mcbsp_cfg.pcr0 &= ~FSXP;
  912. else
  913. mcbsp_cfg.pcr0 |= FSXP;
  914. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  915. mcbsp_cfg.pcr0 |= CLKXM;
  916. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  917. mcbsp_cfg.pcr0 |= FSXM;
  918. mcbsp_cfg.srgr2 &= ~FSGM;
  919. mcbsp_cfg.xcr2 |= XDATDLY(1);
  920. mcbsp_cfg.rcr2 |= RDATDLY(1);
  921. } else {
  922. mcbsp_cfg.pcr0 &= ~CLKXM;
  923. mcbsp_cfg.srgr1 |= CLKGDV(1);
  924. mcbsp_cfg.pcr0 &= ~FSXM;
  925. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  926. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  927. }
  928. mcbsp_cfg.xcr2 &= ~XPHASE;
  929. mcbsp_cfg.rcr2 &= ~RPHASE;
  930. omap_mcbsp_config(id, &mcbsp_cfg);
  931. }
  932. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  933. #ifdef CONFIG_ARCH_OMAP34XX
  934. #define max_thres(m) (mcbsp->pdata->buffer_size)
  935. #define valid_threshold(m, val) ((val) <= max_thres(m))
  936. #define THRESHOLD_PROP_BUILDER(prop) \
  937. static ssize_t prop##_show(struct device *dev, \
  938. struct device_attribute *attr, char *buf) \
  939. { \
  940. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  941. \
  942. return sprintf(buf, "%u\n", mcbsp->prop); \
  943. } \
  944. \
  945. static ssize_t prop##_store(struct device *dev, \
  946. struct device_attribute *attr, \
  947. const char *buf, size_t size) \
  948. { \
  949. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  950. unsigned long val; \
  951. int status; \
  952. \
  953. status = strict_strtoul(buf, 0, &val); \
  954. if (status) \
  955. return status; \
  956. \
  957. if (!valid_threshold(mcbsp, val)) \
  958. return -EDOM; \
  959. \
  960. mcbsp->prop = val; \
  961. return size; \
  962. } \
  963. \
  964. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  965. THRESHOLD_PROP_BUILDER(max_tx_thres);
  966. THRESHOLD_PROP_BUILDER(max_rx_thres);
  967. static const char *dma_op_modes[] = {
  968. "element", "threshold", "frame",
  969. };
  970. static ssize_t dma_op_mode_show(struct device *dev,
  971. struct device_attribute *attr, char *buf)
  972. {
  973. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  974. int dma_op_mode, i = 0;
  975. ssize_t len = 0;
  976. const char * const *s;
  977. dma_op_mode = mcbsp->dma_op_mode;
  978. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  979. if (dma_op_mode == i)
  980. len += sprintf(buf + len, "[%s] ", *s);
  981. else
  982. len += sprintf(buf + len, "%s ", *s);
  983. }
  984. len += sprintf(buf + len, "\n");
  985. return len;
  986. }
  987. static ssize_t dma_op_mode_store(struct device *dev,
  988. struct device_attribute *attr,
  989. const char *buf, size_t size)
  990. {
  991. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  992. const char * const *s;
  993. int i = 0;
  994. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  995. if (sysfs_streq(buf, *s))
  996. break;
  997. if (i == ARRAY_SIZE(dma_op_modes))
  998. return -EINVAL;
  999. spin_lock_irq(&mcbsp->lock);
  1000. if (!mcbsp->free) {
  1001. size = -EBUSY;
  1002. goto unlock;
  1003. }
  1004. mcbsp->dma_op_mode = i;
  1005. unlock:
  1006. spin_unlock_irq(&mcbsp->lock);
  1007. return size;
  1008. }
  1009. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  1010. static const struct attribute *additional_attrs[] = {
  1011. &dev_attr_max_tx_thres.attr,
  1012. &dev_attr_max_rx_thres.attr,
  1013. &dev_attr_dma_op_mode.attr,
  1014. NULL,
  1015. };
  1016. static const struct attribute_group additional_attr_group = {
  1017. .attrs = (struct attribute **)additional_attrs,
  1018. };
  1019. static inline int __devinit omap_additional_add(struct device *dev)
  1020. {
  1021. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  1022. }
  1023. static inline void __devexit omap_additional_remove(struct device *dev)
  1024. {
  1025. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  1026. }
  1027. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  1028. {
  1029. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  1030. if (cpu_is_omap34xx()) {
  1031. mcbsp->max_tx_thres = max_thres(mcbsp);
  1032. mcbsp->max_rx_thres = max_thres(mcbsp);
  1033. /*
  1034. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1035. * for mcbsp2 instances.
  1036. */
  1037. if (omap_additional_add(mcbsp->dev))
  1038. dev_warn(mcbsp->dev,
  1039. "Unable to create additional controls\n");
  1040. } else {
  1041. mcbsp->max_tx_thres = -EINVAL;
  1042. mcbsp->max_rx_thres = -EINVAL;
  1043. }
  1044. }
  1045. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1046. {
  1047. if (cpu_is_omap34xx())
  1048. omap_additional_remove(mcbsp->dev);
  1049. }
  1050. #else
  1051. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1052. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1053. #endif /* CONFIG_ARCH_OMAP34XX */
  1054. /*
  1055. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1056. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1057. */
  1058. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1059. {
  1060. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1061. struct omap_mcbsp *mcbsp;
  1062. int id = pdev->id - 1;
  1063. int ret = 0;
  1064. if (!pdata) {
  1065. dev_err(&pdev->dev, "McBSP device initialized without"
  1066. "platform data\n");
  1067. ret = -EINVAL;
  1068. goto exit;
  1069. }
  1070. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1071. if (id >= omap_mcbsp_count) {
  1072. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1073. ret = -EINVAL;
  1074. goto exit;
  1075. }
  1076. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1077. if (!mcbsp) {
  1078. ret = -ENOMEM;
  1079. goto exit;
  1080. }
  1081. spin_lock_init(&mcbsp->lock);
  1082. mcbsp->id = id + 1;
  1083. mcbsp->free = 1;
  1084. mcbsp->dma_tx_lch = -1;
  1085. mcbsp->dma_rx_lch = -1;
  1086. mcbsp->phys_base = pdata->phys_base;
  1087. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1088. if (!mcbsp->io_base) {
  1089. ret = -ENOMEM;
  1090. goto err_ioremap;
  1091. }
  1092. /* Default I/O is IRQ based */
  1093. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1094. mcbsp->tx_irq = pdata->tx_irq;
  1095. mcbsp->rx_irq = pdata->rx_irq;
  1096. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1097. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1098. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1099. if (IS_ERR(mcbsp->iclk)) {
  1100. ret = PTR_ERR(mcbsp->iclk);
  1101. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1102. goto err_iclk;
  1103. }
  1104. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1105. if (IS_ERR(mcbsp->fclk)) {
  1106. ret = PTR_ERR(mcbsp->fclk);
  1107. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1108. goto err_fclk;
  1109. }
  1110. mcbsp->pdata = pdata;
  1111. mcbsp->dev = &pdev->dev;
  1112. mcbsp_ptr[id] = mcbsp;
  1113. platform_set_drvdata(pdev, mcbsp);
  1114. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1115. omap34xx_device_init(mcbsp);
  1116. return 0;
  1117. err_fclk:
  1118. clk_put(mcbsp->iclk);
  1119. err_iclk:
  1120. iounmap(mcbsp->io_base);
  1121. err_ioremap:
  1122. kfree(mcbsp);
  1123. exit:
  1124. return ret;
  1125. }
  1126. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1127. {
  1128. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1129. platform_set_drvdata(pdev, NULL);
  1130. if (mcbsp) {
  1131. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1132. mcbsp->pdata->ops->free)
  1133. mcbsp->pdata->ops->free(mcbsp->id);
  1134. omap34xx_device_exit(mcbsp);
  1135. clk_disable(mcbsp->fclk);
  1136. clk_disable(mcbsp->iclk);
  1137. clk_put(mcbsp->fclk);
  1138. clk_put(mcbsp->iclk);
  1139. iounmap(mcbsp->io_base);
  1140. mcbsp->fclk = NULL;
  1141. mcbsp->iclk = NULL;
  1142. mcbsp->free = 0;
  1143. mcbsp->dev = NULL;
  1144. }
  1145. return 0;
  1146. }
  1147. static struct platform_driver omap_mcbsp_driver = {
  1148. .probe = omap_mcbsp_probe,
  1149. .remove = __devexit_p(omap_mcbsp_remove),
  1150. .driver = {
  1151. .name = "omap-mcbsp",
  1152. },
  1153. };
  1154. int __init omap_mcbsp_init(void)
  1155. {
  1156. /* Register the McBSP driver */
  1157. return platform_driver_register(&omap_mcbsp_driver);
  1158. }