powerdomain.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * OMAP2/3 powerdomain control
  3. *
  4. * Copyright (C) 2007-8 Texas Instruments, Inc.
  5. * Copyright (C) 2007-8 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #ifndef ASM_ARM_ARCH_OMAP_POWERDOMAIN
  14. #define ASM_ARM_ARCH_OMAP_POWERDOMAIN
  15. #include <linux/types.h>
  16. #include <linux/list.h>
  17. #include <asm/atomic.h>
  18. #include <plat/cpu.h>
  19. /* Powerdomain basic power states */
  20. #define PWRDM_POWER_OFF 0x0
  21. #define PWRDM_POWER_RET 0x1
  22. #define PWRDM_POWER_INACTIVE 0x2
  23. #define PWRDM_POWER_ON 0x3
  24. #define PWRDM_MAX_PWRSTS 4
  25. /* Powerdomain allowable state bitfields */
  26. #define PWRSTS_OFF_ON ((1 << PWRDM_POWER_OFF) | \
  27. (1 << PWRDM_POWER_ON))
  28. #define PWRSTS_OFF_RET ((1 << PWRDM_POWER_OFF) | \
  29. (1 << PWRDM_POWER_RET))
  30. #define PWRSTS_OFF_RET_ON (PWRSTS_OFF_RET | (1 << PWRDM_POWER_ON))
  31. /* Powerdomain flags */
  32. #define PWRDM_HAS_HDWR_SAR (1 << 0) /* hardware save-and-restore support */
  33. #define PWRDM_HAS_MPU_QUIRK (1 << 1) /* MPU pwr domain has MEM bank 0 bits
  34. * in MEM bank 1 position. This is
  35. * true for OMAP3430
  36. */
  37. /*
  38. * Number of memory banks that are power-controllable. On OMAP3430, the
  39. * maximum is 4.
  40. */
  41. #define PWRDM_MAX_MEM_BANKS 4
  42. /*
  43. * Maximum number of clockdomains that can be associated with a powerdomain.
  44. * CORE powerdomain on OMAP3 is the worst case
  45. */
  46. #define PWRDM_MAX_CLKDMS 4
  47. /* XXX A completely arbitrary number. What is reasonable here? */
  48. #define PWRDM_TRANSITION_BAILOUT 100000
  49. struct clockdomain;
  50. struct powerdomain;
  51. /* Encodes dependencies between powerdomains - statically defined */
  52. struct pwrdm_dep {
  53. /* Powerdomain name */
  54. const char *pwrdm_name;
  55. /* Powerdomain pointer - resolved by the powerdomain code */
  56. struct powerdomain *pwrdm;
  57. /* Flags to mark OMAP chip restrictions, etc. */
  58. const struct omap_chip_id omap_chip;
  59. };
  60. struct powerdomain {
  61. /* Powerdomain name */
  62. const char *name;
  63. /* the address offset from CM_BASE/PRM_BASE */
  64. const s16 prcm_offs;
  65. /* Used to represent the OMAP chip types containing this pwrdm */
  66. const struct omap_chip_id omap_chip;
  67. /* Powerdomains that can be told to wake this powerdomain up */
  68. struct pwrdm_dep *wkdep_srcs;
  69. /* Powerdomains that can be told to keep this pwrdm from inactivity */
  70. struct pwrdm_dep *sleepdep_srcs;
  71. /* Bit shift of this powerdomain's PM_WKDEP/CM_SLEEPDEP bit */
  72. const u8 dep_bit;
  73. /* Possible powerdomain power states */
  74. const u8 pwrsts;
  75. /* Possible logic power states when pwrdm in RETENTION */
  76. const u8 pwrsts_logic_ret;
  77. /* Powerdomain flags */
  78. const u8 flags;
  79. /* Number of software-controllable memory banks in this powerdomain */
  80. const u8 banks;
  81. /* Possible memory bank pwrstates when pwrdm in RETENTION */
  82. const u8 pwrsts_mem_ret[PWRDM_MAX_MEM_BANKS];
  83. /* Possible memory bank pwrstates when pwrdm is ON */
  84. const u8 pwrsts_mem_on[PWRDM_MAX_MEM_BANKS];
  85. /* Clockdomains in this powerdomain */
  86. struct clockdomain *pwrdm_clkdms[PWRDM_MAX_CLKDMS];
  87. struct list_head node;
  88. int state;
  89. unsigned state_counter[PWRDM_MAX_PWRSTS];
  90. #ifdef CONFIG_PM_DEBUG
  91. s64 timer;
  92. s64 state_timer[PWRDM_MAX_PWRSTS];
  93. #endif
  94. };
  95. void pwrdm_init(struct powerdomain **pwrdm_list);
  96. int pwrdm_register(struct powerdomain *pwrdm);
  97. int pwrdm_unregister(struct powerdomain *pwrdm);
  98. struct powerdomain *pwrdm_lookup(const char *name);
  99. int pwrdm_for_each(int (*fn)(struct powerdomain *pwrdm, void *user),
  100. void *user);
  101. int pwrdm_for_each_nolock(int (*fn)(struct powerdomain *pwrdm, void *user),
  102. void *user);
  103. int pwrdm_add_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
  104. int pwrdm_del_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
  105. int pwrdm_for_each_clkdm(struct powerdomain *pwrdm,
  106. int (*fn)(struct powerdomain *pwrdm,
  107. struct clockdomain *clkdm));
  108. int pwrdm_add_wkdep(struct powerdomain *pwrdm1, struct powerdomain *pwrdm2);
  109. int pwrdm_del_wkdep(struct powerdomain *pwrdm1, struct powerdomain *pwrdm2);
  110. int pwrdm_read_wkdep(struct powerdomain *pwrdm1, struct powerdomain *pwrdm2);
  111. int pwrdm_add_sleepdep(struct powerdomain *pwrdm1, struct powerdomain *pwrdm2);
  112. int pwrdm_del_sleepdep(struct powerdomain *pwrdm1, struct powerdomain *pwrdm2);
  113. int pwrdm_read_sleepdep(struct powerdomain *pwrdm1, struct powerdomain *pwrdm2);
  114. int pwrdm_get_mem_bank_count(struct powerdomain *pwrdm);
  115. int pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
  116. int pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
  117. int pwrdm_read_pwrst(struct powerdomain *pwrdm);
  118. int pwrdm_read_prev_pwrst(struct powerdomain *pwrdm);
  119. int pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm);
  120. int pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
  121. int pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  122. int pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  123. int pwrdm_read_logic_pwrst(struct powerdomain *pwrdm);
  124. int pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm);
  125. int pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  126. int pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  127. int pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm);
  128. int pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm);
  129. bool pwrdm_has_hdwr_sar(struct powerdomain *pwrdm);
  130. int pwrdm_wait_transition(struct powerdomain *pwrdm);
  131. int pwrdm_state_switch(struct powerdomain *pwrdm);
  132. int pwrdm_clkdm_state_switch(struct clockdomain *clkdm);
  133. int pwrdm_pre_transition(void);
  134. int pwrdm_post_transition(void);
  135. #endif