mux.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /*
  2. * arch/arm/plat-omap/include/mach/mux.h
  3. *
  4. * Table of the Omap register configurations for the FUNC_MUX and
  5. * PULL_DWN combinations.
  6. *
  7. * Copyright (C) 2004 - 2008 Texas Instruments Inc.
  8. * Copyright (C) 2003 - 2008 Nokia Corporation
  9. *
  10. * Written by Tony Lindgren
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. * NOTE: Please use the following naming style for new pin entries.
  27. * For example, W8_1610_MMC2_DAT0, where:
  28. * - W8 = ball
  29. * - 1610 = 1510 or 1610, none if common for both 1510 and 1610
  30. * - MMC2_DAT0 = function
  31. */
  32. #ifndef __ASM_ARCH_MUX_H
  33. #define __ASM_ARCH_MUX_H
  34. #define PU_PD_SEL_NA 0 /* No pu_pd reg available */
  35. #define PULL_DWN_CTRL_NA 0 /* No pull-down control needed */
  36. #ifdef CONFIG_OMAP_MUX_DEBUG
  37. #define MUX_REG(reg, mode_offset, mode) .mux_reg_name = "FUNC_MUX_CTRL_"#reg, \
  38. .mux_reg = FUNC_MUX_CTRL_##reg, \
  39. .mask_offset = mode_offset, \
  40. .mask = mode,
  41. #define PULL_REG(reg, bit, status) .pull_name = "PULL_DWN_CTRL_"#reg, \
  42. .pull_reg = PULL_DWN_CTRL_##reg, \
  43. .pull_bit = bit, \
  44. .pull_val = status,
  45. #define PU_PD_REG(reg, status) .pu_pd_name = "PU_PD_SEL_"#reg, \
  46. .pu_pd_reg = PU_PD_SEL_##reg, \
  47. .pu_pd_val = status,
  48. #define MUX_REG_7XX(reg, mode_offset, mode) .mux_reg_name = "OMAP7XX_IO_CONF_"#reg, \
  49. .mux_reg = OMAP7XX_IO_CONF_##reg, \
  50. .mask_offset = mode_offset, \
  51. .mask = mode,
  52. #define PULL_REG_7XX(reg, bit, status) .pull_name = "OMAP7XX_IO_CONF_"#reg, \
  53. .pull_reg = OMAP7XX_IO_CONF_##reg, \
  54. .pull_bit = bit, \
  55. .pull_val = status,
  56. #else
  57. #define MUX_REG(reg, mode_offset, mode) .mux_reg = FUNC_MUX_CTRL_##reg, \
  58. .mask_offset = mode_offset, \
  59. .mask = mode,
  60. #define PULL_REG(reg, bit, status) .pull_reg = PULL_DWN_CTRL_##reg, \
  61. .pull_bit = bit, \
  62. .pull_val = status,
  63. #define PU_PD_REG(reg, status) .pu_pd_reg = PU_PD_SEL_##reg, \
  64. .pu_pd_val = status,
  65. #define MUX_REG_7XX(reg, mode_offset, mode) \
  66. .mux_reg = OMAP7XX_IO_CONF_##reg, \
  67. .mask_offset = mode_offset, \
  68. .mask = mode,
  69. #define PULL_REG_7XX(reg, bit, status) .pull_reg = OMAP7XX_IO_CONF_##reg, \
  70. .pull_bit = bit, \
  71. .pull_val = status,
  72. #endif /* CONFIG_OMAP_MUX_DEBUG */
  73. #define MUX_CFG(desc, mux_reg, mode_offset, mode, \
  74. pull_reg, pull_bit, pull_status, \
  75. pu_pd_reg, pu_pd_status, debug_status) \
  76. { \
  77. .name = desc, \
  78. .debug = debug_status, \
  79. MUX_REG(mux_reg, mode_offset, mode) \
  80. PULL_REG(pull_reg, pull_bit, pull_status) \
  81. PU_PD_REG(pu_pd_reg, pu_pd_status) \
  82. },
  83. /*
  84. * OMAP730/850 has a slightly different config for the pin mux.
  85. * - config regs are the OMAP7XX_IO_CONF_x regs (see omap730.h) regs and
  86. * not the FUNC_MUX_CTRL_x regs from hardware.h
  87. * - for pull-up/down, only has one enable bit which is is in the same register
  88. * as mux config
  89. */
  90. #define MUX_CFG_7XX(desc, mux_reg, mode_offset, mode, \
  91. pull_bit, pull_status, debug_status)\
  92. { \
  93. .name = desc, \
  94. .debug = debug_status, \
  95. MUX_REG_7XX(mux_reg, mode_offset, mode) \
  96. PULL_REG_7XX(mux_reg, pull_bit, pull_status) \
  97. PU_PD_REG(NA, 0) \
  98. },
  99. #define MUX_CFG_24XX(desc, reg_offset, mode, \
  100. pull_en, pull_mode, dbg) \
  101. { \
  102. .name = desc, \
  103. .debug = dbg, \
  104. .mux_reg = reg_offset, \
  105. .mask = mode, \
  106. .pull_val = pull_en, \
  107. .pu_pd_val = pull_mode, \
  108. },
  109. /* 24xx/34xx mux bit defines */
  110. #define OMAP2_PULL_ENA (1 << 3)
  111. #define OMAP2_PULL_UP (1 << 4)
  112. #define OMAP2_ALTELECTRICALSEL (1 << 5)
  113. struct pin_config {
  114. char *name;
  115. const unsigned int mux_reg;
  116. unsigned char debug;
  117. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP24XX)
  118. const unsigned char mask_offset;
  119. const unsigned char mask;
  120. const char *pull_name;
  121. const unsigned int pull_reg;
  122. const unsigned char pull_val;
  123. const unsigned char pull_bit;
  124. const char *pu_pd_name;
  125. const unsigned int pu_pd_reg;
  126. const unsigned char pu_pd_val;
  127. #endif
  128. #if defined(CONFIG_OMAP_MUX_DEBUG) || defined(CONFIG_OMAP_MUX_WARNINGS)
  129. const char *mux_reg_name;
  130. #endif
  131. };
  132. enum omap7xx_index {
  133. /* OMAP 730 keyboard */
  134. E2_7XX_KBR0,
  135. J7_7XX_KBR1,
  136. E1_7XX_KBR2,
  137. F3_7XX_KBR3,
  138. D2_7XX_KBR4,
  139. C2_7XX_KBC0,
  140. D3_7XX_KBC1,
  141. E4_7XX_KBC2,
  142. F4_7XX_KBC3,
  143. E3_7XX_KBC4,
  144. /* USB */
  145. AA17_7XX_USB_DM,
  146. W16_7XX_USB_PU_EN,
  147. W17_7XX_USB_VBUSI,
  148. W18_7XX_USB_DMCK_OUT,
  149. W19_7XX_USB_DCRST,
  150. /* MMC */
  151. MMC_7XX_CMD,
  152. MMC_7XX_CLK,
  153. MMC_7XX_DAT0,
  154. /* I2C */
  155. I2C_7XX_SCL,
  156. I2C_7XX_SDA,
  157. /* SPI */
  158. SPI_7XX_1,
  159. SPI_7XX_2,
  160. SPI_7XX_3,
  161. SPI_7XX_4,
  162. SPI_7XX_5,
  163. SPI_7XX_6,
  164. };
  165. enum omap1xxx_index {
  166. /* UART1 (BT_UART_GATING)*/
  167. UART1_TX = 0,
  168. UART1_RTS,
  169. /* UART2 (COM_UART_GATING)*/
  170. UART2_TX,
  171. UART2_RX,
  172. UART2_CTS,
  173. UART2_RTS,
  174. /* UART3 (GIGA_UART_GATING) */
  175. UART3_TX,
  176. UART3_RX,
  177. UART3_CTS,
  178. UART3_RTS,
  179. UART3_CLKREQ,
  180. UART3_BCLK, /* 12MHz clock out */
  181. Y15_1610_UART3_RTS,
  182. /* PWT & PWL */
  183. PWT,
  184. PWL,
  185. /* USB master generic */
  186. R18_USB_VBUS,
  187. R18_1510_USB_GPIO0,
  188. W4_USB_PUEN,
  189. W4_USB_CLKO,
  190. W4_USB_HIGHZ,
  191. W4_GPIO58,
  192. /* USB1 master */
  193. USB1_SUSP,
  194. USB1_SEO,
  195. W13_1610_USB1_SE0,
  196. USB1_TXEN,
  197. USB1_TXD,
  198. USB1_VP,
  199. USB1_VM,
  200. USB1_RCV,
  201. USB1_SPEED,
  202. R13_1610_USB1_SPEED,
  203. R13_1710_USB1_SE0,
  204. /* USB2 master */
  205. USB2_SUSP,
  206. USB2_VP,
  207. USB2_TXEN,
  208. USB2_VM,
  209. USB2_RCV,
  210. USB2_SEO,
  211. USB2_TXD,
  212. /* OMAP-1510 GPIO */
  213. R18_1510_GPIO0,
  214. R19_1510_GPIO1,
  215. M14_1510_GPIO2,
  216. /* OMAP1610 GPIO */
  217. P18_1610_GPIO3,
  218. Y15_1610_GPIO17,
  219. /* OMAP-1710 GPIO */
  220. R18_1710_GPIO0,
  221. V2_1710_GPIO10,
  222. N21_1710_GPIO14,
  223. W15_1710_GPIO40,
  224. /* MPUIO */
  225. MPUIO2,
  226. N15_1610_MPUIO2,
  227. MPUIO4,
  228. MPUIO5,
  229. T20_1610_MPUIO5,
  230. W11_1610_MPUIO6,
  231. V10_1610_MPUIO7,
  232. W11_1610_MPUIO9,
  233. V10_1610_MPUIO10,
  234. W10_1610_MPUIO11,
  235. E20_1610_MPUIO13,
  236. U20_1610_MPUIO14,
  237. E19_1610_MPUIO15,
  238. /* MCBSP2 */
  239. MCBSP2_CLKR,
  240. MCBSP2_CLKX,
  241. MCBSP2_DR,
  242. MCBSP2_DX,
  243. MCBSP2_FSR,
  244. MCBSP2_FSX,
  245. /* MCBSP3 */
  246. MCBSP3_CLKX,
  247. /* Misc ballouts */
  248. BALLOUT_V8_ARMIO3,
  249. N20_HDQ,
  250. /* OMAP-1610 MMC2 */
  251. W8_1610_MMC2_DAT0,
  252. V8_1610_MMC2_DAT1,
  253. W15_1610_MMC2_DAT2,
  254. R10_1610_MMC2_DAT3,
  255. Y10_1610_MMC2_CLK,
  256. Y8_1610_MMC2_CMD,
  257. V9_1610_MMC2_CMDDIR,
  258. V5_1610_MMC2_DATDIR0,
  259. W19_1610_MMC2_DATDIR1,
  260. R18_1610_MMC2_CLKIN,
  261. /* OMAP-1610 External Trace Interface */
  262. M19_1610_ETM_PSTAT0,
  263. L15_1610_ETM_PSTAT1,
  264. L18_1610_ETM_PSTAT2,
  265. L19_1610_ETM_D0,
  266. J19_1610_ETM_D6,
  267. J18_1610_ETM_D7,
  268. /* OMAP16XX GPIO */
  269. P20_1610_GPIO4,
  270. V9_1610_GPIO7,
  271. W8_1610_GPIO9,
  272. N20_1610_GPIO11,
  273. N19_1610_GPIO13,
  274. P10_1610_GPIO22,
  275. V5_1610_GPIO24,
  276. AA20_1610_GPIO_41,
  277. W19_1610_GPIO48,
  278. M7_1610_GPIO62,
  279. V14_16XX_GPIO37,
  280. R9_16XX_GPIO18,
  281. L14_16XX_GPIO49,
  282. /* OMAP-1610 uWire */
  283. V19_1610_UWIRE_SCLK,
  284. U18_1610_UWIRE_SDI,
  285. W21_1610_UWIRE_SDO,
  286. N14_1610_UWIRE_CS0,
  287. P15_1610_UWIRE_CS3,
  288. N15_1610_UWIRE_CS1,
  289. /* OMAP-1610 SPI */
  290. U19_1610_SPIF_SCK,
  291. U18_1610_SPIF_DIN,
  292. P20_1610_SPIF_DIN,
  293. W21_1610_SPIF_DOUT,
  294. R18_1610_SPIF_DOUT,
  295. N14_1610_SPIF_CS0,
  296. N15_1610_SPIF_CS1,
  297. T19_1610_SPIF_CS2,
  298. P15_1610_SPIF_CS3,
  299. /* OMAP-1610 Flash */
  300. L3_1610_FLASH_CS2B_OE,
  301. M8_1610_FLASH_CS2B_WE,
  302. /* First MMC */
  303. MMC_CMD,
  304. MMC_DAT1,
  305. MMC_DAT2,
  306. MMC_DAT0,
  307. MMC_CLK,
  308. MMC_DAT3,
  309. /* OMAP-1710 MMC CMDDIR and DATDIR0 */
  310. M15_1710_MMC_CLKI,
  311. P19_1710_MMC_CMDDIR,
  312. P20_1710_MMC_DATDIR0,
  313. /* OMAP-1610 USB0 alternate pin configuration */
  314. W9_USB0_TXEN,
  315. AA9_USB0_VP,
  316. Y5_USB0_RCV,
  317. R9_USB0_VM,
  318. V6_USB0_TXD,
  319. W5_USB0_SE0,
  320. V9_USB0_SPEED,
  321. V9_USB0_SUSP,
  322. /* USB2 */
  323. W9_USB2_TXEN,
  324. AA9_USB2_VP,
  325. Y5_USB2_RCV,
  326. R9_USB2_VM,
  327. V6_USB2_TXD,
  328. W5_USB2_SE0,
  329. /* 16XX UART */
  330. R13_1610_UART1_TX,
  331. V14_16XX_UART1_RX,
  332. R14_1610_UART1_CTS,
  333. AA15_1610_UART1_RTS,
  334. R9_16XX_UART2_RX,
  335. L14_16XX_UART3_RX,
  336. /* I2C OMAP-1610 */
  337. I2C_SCL,
  338. I2C_SDA,
  339. /* Keypad */
  340. F18_1610_KBC0,
  341. D20_1610_KBC1,
  342. D19_1610_KBC2,
  343. E18_1610_KBC3,
  344. C21_1610_KBC4,
  345. G18_1610_KBR0,
  346. F19_1610_KBR1,
  347. H14_1610_KBR2,
  348. E20_1610_KBR3,
  349. E19_1610_KBR4,
  350. N19_1610_KBR5,
  351. /* Power management */
  352. T20_1610_LOW_PWR,
  353. /* MCLK Settings */
  354. V5_1710_MCLK_ON,
  355. V5_1710_MCLK_OFF,
  356. R10_1610_MCLK_ON,
  357. R10_1610_MCLK_OFF,
  358. /* CompactFlash controller */
  359. P11_1610_CF_CD2,
  360. R11_1610_CF_IOIS16,
  361. V10_1610_CF_IREQ,
  362. W10_1610_CF_RESET,
  363. W11_1610_CF_CD1,
  364. /* parallel camera */
  365. J15_1610_CAM_LCLK,
  366. J18_1610_CAM_D7,
  367. J19_1610_CAM_D6,
  368. J14_1610_CAM_D5,
  369. K18_1610_CAM_D4,
  370. K19_1610_CAM_D3,
  371. K15_1610_CAM_D2,
  372. K14_1610_CAM_D1,
  373. L19_1610_CAM_D0,
  374. L18_1610_CAM_VS,
  375. L15_1610_CAM_HS,
  376. M19_1610_CAM_RSTZ,
  377. Y15_1610_CAM_OUTCLK,
  378. /* serial camera */
  379. H19_1610_CAM_EXCLK,
  380. Y12_1610_CCP_CLKP,
  381. W13_1610_CCP_CLKM,
  382. W14_1610_CCP_DATAP,
  383. Y14_1610_CCP_DATAM,
  384. };
  385. enum omap24xx_index {
  386. /* 24xx I2C */
  387. M19_24XX_I2C1_SCL,
  388. L15_24XX_I2C1_SDA,
  389. J15_24XX_I2C2_SCL,
  390. H19_24XX_I2C2_SDA,
  391. /* 24xx Menelaus interrupt */
  392. W19_24XX_SYS_NIRQ,
  393. /* 24xx clock */
  394. W14_24XX_SYS_CLKOUT,
  395. /* 24xx GPMC chipselects, wait pin monitoring */
  396. E2_GPMC_NCS2,
  397. L2_GPMC_NCS7,
  398. L3_GPMC_WAIT0,
  399. N7_GPMC_WAIT1,
  400. M1_GPMC_WAIT2,
  401. P1_GPMC_WAIT3,
  402. /* 242X McBSP */
  403. Y15_24XX_MCBSP2_CLKX,
  404. R14_24XX_MCBSP2_FSX,
  405. W15_24XX_MCBSP2_DR,
  406. V15_24XX_MCBSP2_DX,
  407. /* 24xx GPIO */
  408. M21_242X_GPIO11,
  409. P21_242X_GPIO12,
  410. AA10_242X_GPIO13,
  411. AA6_242X_GPIO14,
  412. AA4_242X_GPIO15,
  413. Y11_242X_GPIO16,
  414. AA12_242X_GPIO17,
  415. AA8_242X_GPIO58,
  416. Y20_24XX_GPIO60,
  417. W4__24XX_GPIO74,
  418. N15_24XX_GPIO85,
  419. M15_24XX_GPIO92,
  420. P20_24XX_GPIO93,
  421. P18_24XX_GPIO95,
  422. M18_24XX_GPIO96,
  423. L14_24XX_GPIO97,
  424. J15_24XX_GPIO99,
  425. V14_24XX_GPIO117,
  426. P14_24XX_GPIO125,
  427. /* 242x DBG GPIO */
  428. V4_242X_GPIO49,
  429. W2_242X_GPIO50,
  430. U4_242X_GPIO51,
  431. V3_242X_GPIO52,
  432. V2_242X_GPIO53,
  433. V6_242X_GPIO53,
  434. T4_242X_GPIO54,
  435. Y4_242X_GPIO54,
  436. T3_242X_GPIO55,
  437. U2_242X_GPIO56,
  438. /* 24xx external DMA requests */
  439. AA10_242X_DMAREQ0,
  440. AA6_242X_DMAREQ1,
  441. E4_242X_DMAREQ2,
  442. G4_242X_DMAREQ3,
  443. D3_242X_DMAREQ4,
  444. E3_242X_DMAREQ5,
  445. /* UART3 */
  446. K15_24XX_UART3_TX,
  447. K14_24XX_UART3_RX,
  448. /* MMC/SDIO */
  449. G19_24XX_MMC_CLKO,
  450. H18_24XX_MMC_CMD,
  451. F20_24XX_MMC_DAT0,
  452. H14_24XX_MMC_DAT1,
  453. E19_24XX_MMC_DAT2,
  454. D19_24XX_MMC_DAT3,
  455. F19_24XX_MMC_DAT_DIR0,
  456. E20_24XX_MMC_DAT_DIR1,
  457. F18_24XX_MMC_DAT_DIR2,
  458. E18_24XX_MMC_DAT_DIR3,
  459. G18_24XX_MMC_CMD_DIR,
  460. H15_24XX_MMC_CLKI,
  461. /* Full speed USB */
  462. J20_24XX_USB0_PUEN,
  463. J19_24XX_USB0_VP,
  464. K20_24XX_USB0_VM,
  465. J18_24XX_USB0_RCV,
  466. K19_24XX_USB0_TXEN,
  467. J14_24XX_USB0_SE0,
  468. K18_24XX_USB0_DAT,
  469. N14_24XX_USB1_SE0,
  470. W12_24XX_USB1_SE0,
  471. P15_24XX_USB1_DAT,
  472. R13_24XX_USB1_DAT,
  473. W20_24XX_USB1_TXEN,
  474. P13_24XX_USB1_TXEN,
  475. V19_24XX_USB1_RCV,
  476. V12_24XX_USB1_RCV,
  477. AA10_24XX_USB2_SE0,
  478. Y11_24XX_USB2_DAT,
  479. AA12_24XX_USB2_TXEN,
  480. AA6_24XX_USB2_RCV,
  481. AA4_24XX_USB2_TLLSE0,
  482. /* Keypad GPIO*/
  483. T19_24XX_KBR0,
  484. R19_24XX_KBR1,
  485. V18_24XX_KBR2,
  486. M21_24XX_KBR3,
  487. E5__24XX_KBR4,
  488. M18_24XX_KBR5,
  489. R20_24XX_KBC0,
  490. M14_24XX_KBC1,
  491. H19_24XX_KBC2,
  492. V17_24XX_KBC3,
  493. P21_24XX_KBC4,
  494. L14_24XX_KBC5,
  495. N19_24XX_KBC6,
  496. /* 24xx Menelaus Keypad GPIO */
  497. B3__24XX_KBR5,
  498. AA4_24XX_KBC2,
  499. B13_24XX_KBC6,
  500. /* 2430 USB */
  501. AD9_2430_USB0_PUEN,
  502. Y11_2430_USB0_VP,
  503. AD7_2430_USB0_VM,
  504. AE7_2430_USB0_RCV,
  505. AD4_2430_USB0_TXEN,
  506. AF9_2430_USB0_SE0,
  507. AE6_2430_USB0_DAT,
  508. AD24_2430_USB1_SE0,
  509. AB24_2430_USB1_RCV,
  510. Y25_2430_USB1_TXEN,
  511. AA26_2430_USB1_DAT,
  512. /* 2430 HS-USB */
  513. AD9_2430_USB0HS_DATA3,
  514. Y11_2430_USB0HS_DATA4,
  515. AD7_2430_USB0HS_DATA5,
  516. AE7_2430_USB0HS_DATA6,
  517. AD4_2430_USB0HS_DATA2,
  518. AF9_2430_USB0HS_DATA0,
  519. AE6_2430_USB0HS_DATA1,
  520. AE8_2430_USB0HS_CLK,
  521. AD8_2430_USB0HS_DIR,
  522. AE5_2430_USB0HS_STP,
  523. AE9_2430_USB0HS_NXT,
  524. AC7_2430_USB0HS_DATA7,
  525. /* 2430 McBSP */
  526. AD6_2430_MCBSP_CLKS,
  527. AB2_2430_MCBSP1_CLKR,
  528. AD5_2430_MCBSP1_FSR,
  529. AA1_2430_MCBSP1_DX,
  530. AF3_2430_MCBSP1_DR,
  531. AB3_2430_MCBSP1_FSX,
  532. Y9_2430_MCBSP1_CLKX,
  533. AC10_2430_MCBSP2_FSX,
  534. AD16_2430_MCBSP2_CLX,
  535. AE13_2430_MCBSP2_DX,
  536. AD13_2430_MCBSP2_DR,
  537. AC10_2430_MCBSP2_FSX_OFF,
  538. AD16_2430_MCBSP2_CLX_OFF,
  539. AE13_2430_MCBSP2_DX_OFF,
  540. AD13_2430_MCBSP2_DR_OFF,
  541. AC9_2430_MCBSP3_CLKX,
  542. AE4_2430_MCBSP3_FSX,
  543. AE2_2430_MCBSP3_DR,
  544. AF4_2430_MCBSP3_DX,
  545. N3_2430_MCBSP4_CLKX,
  546. AD23_2430_MCBSP4_DR,
  547. AB25_2430_MCBSP4_DX,
  548. AC25_2430_MCBSP4_FSX,
  549. AE16_2430_MCBSP5_CLKX,
  550. AF12_2430_MCBSP5_FSX,
  551. K7_2430_MCBSP5_DX,
  552. M1_2430_MCBSP5_DR,
  553. /* 2430 McSPI*/
  554. Y18_2430_MCSPI1_CLK,
  555. AD15_2430_MCSPI1_SIMO,
  556. AE17_2430_MCSPI1_SOMI,
  557. U1_2430_MCSPI1_CS0,
  558. /* Touchscreen GPIO */
  559. AF19_2430_GPIO_85,
  560. };
  561. struct omap_mux_cfg {
  562. struct pin_config *pins;
  563. unsigned long size;
  564. int (*cfg_reg)(const struct pin_config *cfg);
  565. };
  566. #ifdef CONFIG_OMAP_MUX
  567. /* setup pin muxing in Linux */
  568. extern int omap1_mux_init(void);
  569. extern int omap_mux_register(struct omap_mux_cfg *);
  570. extern int omap_cfg_reg(unsigned long reg_cfg);
  571. #else
  572. /* boot loader does it all (no warnings from CONFIG_OMAP_MUX_WARNINGS) */
  573. static inline int omap1_mux_init(void) { return 0; }
  574. static inline int omap_cfg_reg(unsigned long reg_cfg) { return 0; }
  575. #endif
  576. extern int omap2_mux_init(void);
  577. #endif