display.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575
  1. /*
  2. * linux/include/asm-arm/arch-omap/display.h
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #ifndef __ASM_ARCH_OMAP_DISPLAY_H
  20. #define __ASM_ARCH_OMAP_DISPLAY_H
  21. #include <linux/list.h>
  22. #include <linux/kobject.h>
  23. #include <linux/device.h>
  24. #include <asm/atomic.h>
  25. #define DISPC_IRQ_FRAMEDONE (1 << 0)
  26. #define DISPC_IRQ_VSYNC (1 << 1)
  27. #define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
  28. #define DISPC_IRQ_EVSYNC_ODD (1 << 3)
  29. #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
  30. #define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
  31. #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
  32. #define DISPC_IRQ_GFX_END_WIN (1 << 7)
  33. #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
  34. #define DISPC_IRQ_OCP_ERR (1 << 9)
  35. #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
  36. #define DISPC_IRQ_VID1_END_WIN (1 << 11)
  37. #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
  38. #define DISPC_IRQ_VID2_END_WIN (1 << 13)
  39. #define DISPC_IRQ_SYNC_LOST (1 << 14)
  40. #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
  41. #define DISPC_IRQ_WAKEUP (1 << 16)
  42. struct omap_dss_device;
  43. struct omap_overlay_manager;
  44. enum omap_display_type {
  45. OMAP_DISPLAY_TYPE_NONE = 0,
  46. OMAP_DISPLAY_TYPE_DPI = 1 << 0,
  47. OMAP_DISPLAY_TYPE_DBI = 1 << 1,
  48. OMAP_DISPLAY_TYPE_SDI = 1 << 2,
  49. OMAP_DISPLAY_TYPE_DSI = 1 << 3,
  50. OMAP_DISPLAY_TYPE_VENC = 1 << 4,
  51. };
  52. enum omap_plane {
  53. OMAP_DSS_GFX = 0,
  54. OMAP_DSS_VIDEO1 = 1,
  55. OMAP_DSS_VIDEO2 = 2
  56. };
  57. enum omap_channel {
  58. OMAP_DSS_CHANNEL_LCD = 0,
  59. OMAP_DSS_CHANNEL_DIGIT = 1,
  60. };
  61. enum omap_color_mode {
  62. OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
  63. OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
  64. OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
  65. OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
  66. OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
  67. OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
  68. OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
  69. OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
  70. OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
  71. OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
  72. OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
  73. OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
  74. OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
  75. OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
  76. OMAP_DSS_COLOR_GFX_OMAP2 =
  77. OMAP_DSS_COLOR_CLUT1 | OMAP_DSS_COLOR_CLUT2 |
  78. OMAP_DSS_COLOR_CLUT4 | OMAP_DSS_COLOR_CLUT8 |
  79. OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_RGB16 |
  80. OMAP_DSS_COLOR_RGB24U | OMAP_DSS_COLOR_RGB24P,
  81. OMAP_DSS_COLOR_VID_OMAP2 =
  82. OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
  83. OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_YUV2 |
  84. OMAP_DSS_COLOR_UYVY,
  85. OMAP_DSS_COLOR_GFX_OMAP3 =
  86. OMAP_DSS_COLOR_CLUT1 | OMAP_DSS_COLOR_CLUT2 |
  87. OMAP_DSS_COLOR_CLUT4 | OMAP_DSS_COLOR_CLUT8 |
  88. OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_ARGB16 |
  89. OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
  90. OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_ARGB32 |
  91. OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_RGBX32,
  92. OMAP_DSS_COLOR_VID1_OMAP3 =
  93. OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_RGB16 |
  94. OMAP_DSS_COLOR_RGB24U | OMAP_DSS_COLOR_RGB24P |
  95. OMAP_DSS_COLOR_YUV2 | OMAP_DSS_COLOR_UYVY,
  96. OMAP_DSS_COLOR_VID2_OMAP3 =
  97. OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_ARGB16 |
  98. OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
  99. OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_YUV2 |
  100. OMAP_DSS_COLOR_UYVY | OMAP_DSS_COLOR_ARGB32 |
  101. OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_RGBX32,
  102. };
  103. enum omap_lcd_display_type {
  104. OMAP_DSS_LCD_DISPLAY_STN,
  105. OMAP_DSS_LCD_DISPLAY_TFT,
  106. };
  107. enum omap_dss_load_mode {
  108. OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
  109. OMAP_DSS_LOAD_CLUT_ONLY = 1,
  110. OMAP_DSS_LOAD_FRAME_ONLY = 2,
  111. OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
  112. };
  113. enum omap_dss_trans_key_type {
  114. OMAP_DSS_COLOR_KEY_GFX_DST = 0,
  115. OMAP_DSS_COLOR_KEY_VID_SRC = 1,
  116. };
  117. enum omap_rfbi_te_mode {
  118. OMAP_DSS_RFBI_TE_MODE_1 = 1,
  119. OMAP_DSS_RFBI_TE_MODE_2 = 2,
  120. };
  121. enum omap_panel_config {
  122. OMAP_DSS_LCD_IVS = 1<<0,
  123. OMAP_DSS_LCD_IHS = 1<<1,
  124. OMAP_DSS_LCD_IPC = 1<<2,
  125. OMAP_DSS_LCD_IEO = 1<<3,
  126. OMAP_DSS_LCD_RF = 1<<4,
  127. OMAP_DSS_LCD_ONOFF = 1<<5,
  128. OMAP_DSS_LCD_TFT = 1<<20,
  129. };
  130. enum omap_dss_venc_type {
  131. OMAP_DSS_VENC_TYPE_COMPOSITE,
  132. OMAP_DSS_VENC_TYPE_SVIDEO,
  133. };
  134. enum omap_display_caps {
  135. OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
  136. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
  137. };
  138. enum omap_dss_update_mode {
  139. OMAP_DSS_UPDATE_DISABLED = 0,
  140. OMAP_DSS_UPDATE_AUTO,
  141. OMAP_DSS_UPDATE_MANUAL,
  142. };
  143. enum omap_dss_display_state {
  144. OMAP_DSS_DISPLAY_DISABLED = 0,
  145. OMAP_DSS_DISPLAY_ACTIVE,
  146. OMAP_DSS_DISPLAY_SUSPENDED,
  147. };
  148. /* XXX perhaps this should be removed */
  149. enum omap_dss_overlay_managers {
  150. OMAP_DSS_OVL_MGR_LCD,
  151. OMAP_DSS_OVL_MGR_TV,
  152. };
  153. enum omap_dss_rotation_type {
  154. OMAP_DSS_ROT_DMA = 0,
  155. OMAP_DSS_ROT_VRFB = 1,
  156. };
  157. /* clockwise rotation angle */
  158. enum omap_dss_rotation_angle {
  159. OMAP_DSS_ROT_0 = 0,
  160. OMAP_DSS_ROT_90 = 1,
  161. OMAP_DSS_ROT_180 = 2,
  162. OMAP_DSS_ROT_270 = 3,
  163. };
  164. enum omap_overlay_caps {
  165. OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
  166. OMAP_DSS_OVL_CAP_DISPC = 1 << 1,
  167. };
  168. enum omap_overlay_manager_caps {
  169. OMAP_DSS_OVL_MGR_CAP_DISPC = 1 << 0,
  170. };
  171. /* RFBI */
  172. struct rfbi_timings {
  173. int cs_on_time;
  174. int cs_off_time;
  175. int we_on_time;
  176. int we_off_time;
  177. int re_on_time;
  178. int re_off_time;
  179. int we_cycle_time;
  180. int re_cycle_time;
  181. int cs_pulse_width;
  182. int access_time;
  183. int clk_div;
  184. u32 tim[5]; /* set by rfbi_convert_timings() */
  185. int converted;
  186. };
  187. void omap_rfbi_write_command(const void *buf, u32 len);
  188. void omap_rfbi_read_data(void *buf, u32 len);
  189. void omap_rfbi_write_data(const void *buf, u32 len);
  190. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  191. u16 x, u16 y,
  192. u16 w, u16 h);
  193. int omap_rfbi_enable_te(bool enable, unsigned line);
  194. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  195. unsigned hs_pulse_time, unsigned vs_pulse_time,
  196. int hs_pol_inv, int vs_pol_inv, int extif_div);
  197. /* DSI */
  198. void dsi_bus_lock(void);
  199. void dsi_bus_unlock(void);
  200. int dsi_vc_dcs_write(int channel, u8 *data, int len);
  201. int dsi_vc_dcs_write_nosync(int channel, u8 *data, int len);
  202. int dsi_vc_dcs_read(int channel, u8 dcs_cmd, u8 *buf, int buflen);
  203. int dsi_vc_set_max_rx_packet_size(int channel, u16 len);
  204. int dsi_vc_send_null(int channel);
  205. int dsi_vc_send_bta_sync(int channel);
  206. /* Board specific data */
  207. struct omap_dss_board_info {
  208. int (*get_last_off_on_transaction_id)(struct device *dev);
  209. int num_devices;
  210. struct omap_dss_device **devices;
  211. struct omap_dss_device *default_device;
  212. };
  213. struct omap_video_timings {
  214. /* Unit: pixels */
  215. u16 x_res;
  216. /* Unit: pixels */
  217. u16 y_res;
  218. /* Unit: KHz */
  219. u32 pixel_clock;
  220. /* Unit: pixel clocks */
  221. u16 hsw; /* Horizontal synchronization pulse width */
  222. /* Unit: pixel clocks */
  223. u16 hfp; /* Horizontal front porch */
  224. /* Unit: pixel clocks */
  225. u16 hbp; /* Horizontal back porch */
  226. /* Unit: line clocks */
  227. u16 vsw; /* Vertical synchronization pulse width */
  228. /* Unit: line clocks */
  229. u16 vfp; /* Vertical front porch */
  230. /* Unit: line clocks */
  231. u16 vbp; /* Vertical back porch */
  232. };
  233. #ifdef CONFIG_OMAP2_DSS_VENC
  234. /* Hardcoded timings for tv modes. Venc only uses these to
  235. * identify the mode, and does not actually use the configs
  236. * itself. However, the configs should be something that
  237. * a normal monitor can also show */
  238. const extern struct omap_video_timings omap_dss_pal_timings;
  239. const extern struct omap_video_timings omap_dss_ntsc_timings;
  240. #endif
  241. struct omap_overlay_info {
  242. bool enabled;
  243. u32 paddr;
  244. void __iomem *vaddr;
  245. u16 screen_width;
  246. u16 width;
  247. u16 height;
  248. enum omap_color_mode color_mode;
  249. u8 rotation;
  250. enum omap_dss_rotation_type rotation_type;
  251. bool mirror;
  252. u16 pos_x;
  253. u16 pos_y;
  254. u16 out_width; /* if 0, out_width == width */
  255. u16 out_height; /* if 0, out_height == height */
  256. u8 global_alpha;
  257. };
  258. struct omap_overlay {
  259. struct kobject kobj;
  260. struct list_head list;
  261. /* static fields */
  262. const char *name;
  263. int id;
  264. enum omap_color_mode supported_modes;
  265. enum omap_overlay_caps caps;
  266. /* dynamic fields */
  267. struct omap_overlay_manager *manager;
  268. struct omap_overlay_info info;
  269. /* if true, info has been changed, but not applied() yet */
  270. bool info_dirty;
  271. int (*set_manager)(struct omap_overlay *ovl,
  272. struct omap_overlay_manager *mgr);
  273. int (*unset_manager)(struct omap_overlay *ovl);
  274. int (*set_overlay_info)(struct omap_overlay *ovl,
  275. struct omap_overlay_info *info);
  276. void (*get_overlay_info)(struct omap_overlay *ovl,
  277. struct omap_overlay_info *info);
  278. int (*wait_for_go)(struct omap_overlay *ovl);
  279. };
  280. struct omap_overlay_manager_info {
  281. u32 default_color;
  282. enum omap_dss_trans_key_type trans_key_type;
  283. u32 trans_key;
  284. bool trans_enabled;
  285. bool alpha_enabled;
  286. };
  287. struct omap_overlay_manager {
  288. struct kobject kobj;
  289. struct list_head list;
  290. /* static fields */
  291. const char *name;
  292. int id;
  293. enum omap_overlay_manager_caps caps;
  294. int num_overlays;
  295. struct omap_overlay **overlays;
  296. enum omap_display_type supported_displays;
  297. /* dynamic fields */
  298. struct omap_dss_device *device;
  299. struct omap_overlay_manager_info info;
  300. bool device_changed;
  301. /* if true, info has been changed but not applied() yet */
  302. bool info_dirty;
  303. int (*set_device)(struct omap_overlay_manager *mgr,
  304. struct omap_dss_device *dssdev);
  305. int (*unset_device)(struct omap_overlay_manager *mgr);
  306. int (*set_manager_info)(struct omap_overlay_manager *mgr,
  307. struct omap_overlay_manager_info *info);
  308. void (*get_manager_info)(struct omap_overlay_manager *mgr,
  309. struct omap_overlay_manager_info *info);
  310. int (*apply)(struct omap_overlay_manager *mgr);
  311. int (*wait_for_go)(struct omap_overlay_manager *mgr);
  312. };
  313. struct omap_dss_device {
  314. struct device dev;
  315. enum omap_display_type type;
  316. union {
  317. struct {
  318. u8 data_lines;
  319. } dpi;
  320. struct {
  321. u8 channel;
  322. u8 data_lines;
  323. } rfbi;
  324. struct {
  325. u8 datapairs;
  326. } sdi;
  327. struct {
  328. u8 clk_lane;
  329. u8 clk_pol;
  330. u8 data1_lane;
  331. u8 data1_pol;
  332. u8 data2_lane;
  333. u8 data2_pol;
  334. struct {
  335. u16 regn;
  336. u16 regm;
  337. u16 regm3;
  338. u16 regm4;
  339. u16 lp_clk_div;
  340. u16 lck_div;
  341. u16 pck_div;
  342. } div;
  343. bool ext_te;
  344. u8 ext_te_gpio;
  345. } dsi;
  346. struct {
  347. enum omap_dss_venc_type type;
  348. bool invert_polarity;
  349. } venc;
  350. } phy;
  351. struct {
  352. struct omap_video_timings timings;
  353. int acbi; /* ac-bias pin transitions per interrupt */
  354. /* Unit: line clocks */
  355. int acb; /* ac-bias pin frequency */
  356. enum omap_panel_config config;
  357. u8 recommended_bpp;
  358. struct omap_dss_device *ctrl;
  359. } panel;
  360. struct {
  361. u8 pixel_size;
  362. struct rfbi_timings rfbi_timings;
  363. struct omap_dss_device *panel;
  364. } ctrl;
  365. int reset_gpio;
  366. int max_backlight_level;
  367. const char *name;
  368. /* used to match device to driver */
  369. const char *driver_name;
  370. void *data;
  371. struct omap_dss_driver *driver;
  372. /* helper variable for driver suspend/resume */
  373. bool activate_after_resume;
  374. enum omap_display_caps caps;
  375. struct omap_overlay_manager *manager;
  376. enum omap_dss_display_state state;
  377. int (*enable)(struct omap_dss_device *dssdev);
  378. void (*disable)(struct omap_dss_device *dssdev);
  379. int (*suspend)(struct omap_dss_device *dssdev);
  380. int (*resume)(struct omap_dss_device *dssdev);
  381. void (*get_resolution)(struct omap_dss_device *dssdev,
  382. u16 *xres, u16 *yres);
  383. int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
  384. int (*check_timings)(struct omap_dss_device *dssdev,
  385. struct omap_video_timings *timings);
  386. void (*set_timings)(struct omap_dss_device *dssdev,
  387. struct omap_video_timings *timings);
  388. void (*get_timings)(struct omap_dss_device *dssdev,
  389. struct omap_video_timings *timings);
  390. int (*update)(struct omap_dss_device *dssdev,
  391. u16 x, u16 y, u16 w, u16 h);
  392. int (*sync)(struct omap_dss_device *dssdev);
  393. int (*wait_vsync)(struct omap_dss_device *dssdev);
  394. int (*set_update_mode)(struct omap_dss_device *dssdev,
  395. enum omap_dss_update_mode);
  396. enum omap_dss_update_mode (*get_update_mode)
  397. (struct omap_dss_device *dssdev);
  398. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  399. int (*get_te)(struct omap_dss_device *dssdev);
  400. u8 (*get_rotate)(struct omap_dss_device *dssdev);
  401. int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
  402. bool (*get_mirror)(struct omap_dss_device *dssdev);
  403. int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
  404. int (*run_test)(struct omap_dss_device *dssdev, int test);
  405. int (*memory_read)(struct omap_dss_device *dssdev,
  406. void *buf, size_t size,
  407. u16 x, u16 y, u16 w, u16 h);
  408. int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
  409. u32 (*get_wss)(struct omap_dss_device *dssdev);
  410. /* platform specific */
  411. int (*platform_enable)(struct omap_dss_device *dssdev);
  412. void (*platform_disable)(struct omap_dss_device *dssdev);
  413. int (*set_backlight)(struct omap_dss_device *dssdev, int level);
  414. int (*get_backlight)(struct omap_dss_device *dssdev);
  415. };
  416. struct omap_dss_driver {
  417. struct device_driver driver;
  418. int (*probe)(struct omap_dss_device *);
  419. void (*remove)(struct omap_dss_device *);
  420. int (*enable)(struct omap_dss_device *display);
  421. void (*disable)(struct omap_dss_device *display);
  422. int (*suspend)(struct omap_dss_device *display);
  423. int (*resume)(struct omap_dss_device *display);
  424. int (*run_test)(struct omap_dss_device *display, int test);
  425. void (*setup_update)(struct omap_dss_device *dssdev,
  426. u16 x, u16 y, u16 w, u16 h);
  427. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  428. int (*wait_for_te)(struct omap_dss_device *dssdev);
  429. u8 (*get_rotate)(struct omap_dss_device *dssdev);
  430. int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
  431. bool (*get_mirror)(struct omap_dss_device *dssdev);
  432. int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
  433. int (*memory_read)(struct omap_dss_device *dssdev,
  434. void *buf, size_t size,
  435. u16 x, u16 y, u16 w, u16 h);
  436. };
  437. int omap_dss_register_driver(struct omap_dss_driver *);
  438. void omap_dss_unregister_driver(struct omap_dss_driver *);
  439. int omap_dss_register_device(struct omap_dss_device *);
  440. void omap_dss_unregister_device(struct omap_dss_device *);
  441. void omap_dss_get_device(struct omap_dss_device *dssdev);
  442. void omap_dss_put_device(struct omap_dss_device *dssdev);
  443. #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
  444. struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
  445. struct omap_dss_device *omap_dss_find_device(void *data,
  446. int (*match)(struct omap_dss_device *dssdev, void *data));
  447. int omap_dss_start_device(struct omap_dss_device *dssdev);
  448. void omap_dss_stop_device(struct omap_dss_device *dssdev);
  449. int omap_dss_get_num_overlay_managers(void);
  450. struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
  451. int omap_dss_get_num_overlays(void);
  452. struct omap_overlay *omap_dss_get_overlay(int num);
  453. typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
  454. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  455. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  456. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
  457. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  458. unsigned long timeout);
  459. #define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
  460. #define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
  461. #endif