gpio.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. /*
  29. * OMAP1510 GPIO registers
  30. */
  31. #define OMAP1510_GPIO_BASE 0xfffce000
  32. #define OMAP1510_GPIO_DATA_INPUT 0x00
  33. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  34. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  35. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  36. #define OMAP1510_GPIO_INT_MASK 0x10
  37. #define OMAP1510_GPIO_INT_STATUS 0x14
  38. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  39. #define OMAP1510_IH_GPIO_BASE 64
  40. /*
  41. * OMAP1610 specific GPIO registers
  42. */
  43. #define OMAP1610_GPIO1_BASE 0xfffbe400
  44. #define OMAP1610_GPIO2_BASE 0xfffbec00
  45. #define OMAP1610_GPIO3_BASE 0xfffbb400
  46. #define OMAP1610_GPIO4_BASE 0xfffbbc00
  47. #define OMAP1610_GPIO_REVISION 0x0000
  48. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  49. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  50. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  51. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  52. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  53. #define OMAP1610_GPIO_DATAIN 0x002c
  54. #define OMAP1610_GPIO_DATAOUT 0x0030
  55. #define OMAP1610_GPIO_DIRECTION 0x0034
  56. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  57. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  58. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  59. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  60. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  61. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  62. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  63. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  64. /*
  65. * OMAP7XX specific GPIO registers
  66. */
  67. #define OMAP7XX_GPIO1_BASE 0xfffbc000
  68. #define OMAP7XX_GPIO2_BASE 0xfffbc800
  69. #define OMAP7XX_GPIO3_BASE 0xfffbd000
  70. #define OMAP7XX_GPIO4_BASE 0xfffbd800
  71. #define OMAP7XX_GPIO5_BASE 0xfffbe000
  72. #define OMAP7XX_GPIO6_BASE 0xfffbe800
  73. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  74. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  75. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  76. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  77. #define OMAP7XX_GPIO_INT_MASK 0x10
  78. #define OMAP7XX_GPIO_INT_STATUS 0x14
  79. #define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
  80. /*
  81. * omap24xx specific GPIO registers
  82. */
  83. #define OMAP242X_GPIO1_BASE 0x48018000
  84. #define OMAP242X_GPIO2_BASE 0x4801a000
  85. #define OMAP242X_GPIO3_BASE 0x4801c000
  86. #define OMAP242X_GPIO4_BASE 0x4801e000
  87. #define OMAP243X_GPIO1_BASE 0x4900C000
  88. #define OMAP243X_GPIO2_BASE 0x4900E000
  89. #define OMAP243X_GPIO3_BASE 0x49010000
  90. #define OMAP243X_GPIO4_BASE 0x49012000
  91. #define OMAP243X_GPIO5_BASE 0x480B6000
  92. #define OMAP24XX_GPIO_REVISION 0x0000
  93. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  94. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  95. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  96. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  97. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  98. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  99. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  100. #define OMAP24XX_GPIO_CTRL 0x0030
  101. #define OMAP24XX_GPIO_OE 0x0034
  102. #define OMAP24XX_GPIO_DATAIN 0x0038
  103. #define OMAP24XX_GPIO_DATAOUT 0x003c
  104. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  105. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  106. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  107. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  108. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  109. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  110. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  111. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  112. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  113. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  114. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  115. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  116. #define OMAP4_GPIO_REVISION 0x0000
  117. #define OMAP4_GPIO_SYSCONFIG 0x0010
  118. #define OMAP4_GPIO_EOI 0x0020
  119. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  120. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  121. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  122. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  123. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  124. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  125. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  126. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  127. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  128. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  129. #define OMAP4_GPIO_SYSSTATUS 0x0104
  130. #define OMAP4_GPIO_CTRL 0x0130
  131. #define OMAP4_GPIO_OE 0x0134
  132. #define OMAP4_GPIO_DATAIN 0x0138
  133. #define OMAP4_GPIO_DATAOUT 0x013c
  134. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  135. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  136. #define OMAP4_GPIO_RISINGDETECT 0x0148
  137. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  138. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  139. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  140. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  141. #define OMAP4_GPIO_SETDATAOUT 0x0194
  142. /*
  143. * omap34xx specific GPIO registers
  144. */
  145. #define OMAP34XX_GPIO1_BASE 0x48310000
  146. #define OMAP34XX_GPIO2_BASE 0x49050000
  147. #define OMAP34XX_GPIO3_BASE 0x49052000
  148. #define OMAP34XX_GPIO4_BASE 0x49054000
  149. #define OMAP34XX_GPIO5_BASE 0x49056000
  150. #define OMAP34XX_GPIO6_BASE 0x49058000
  151. /*
  152. * OMAP44XX specific GPIO registers
  153. */
  154. #define OMAP44XX_GPIO1_BASE 0x4a310000
  155. #define OMAP44XX_GPIO2_BASE 0x48055000
  156. #define OMAP44XX_GPIO3_BASE 0x48057000
  157. #define OMAP44XX_GPIO4_BASE 0x48059000
  158. #define OMAP44XX_GPIO5_BASE 0x4805B000
  159. #define OMAP44XX_GPIO6_BASE 0x4805D000
  160. struct gpio_bank {
  161. unsigned long pbase;
  162. void __iomem *base;
  163. u16 irq;
  164. u16 virtual_irq_start;
  165. int method;
  166. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  167. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  168. u32 suspend_wakeup;
  169. u32 saved_wakeup;
  170. #endif
  171. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  172. defined(CONFIG_ARCH_OMAP4)
  173. u32 non_wakeup_gpios;
  174. u32 enabled_non_wakeup_gpios;
  175. u32 saved_datain;
  176. u32 saved_fallingdetect;
  177. u32 saved_risingdetect;
  178. #endif
  179. u32 level_mask;
  180. u32 toggle_mask;
  181. spinlock_t lock;
  182. struct gpio_chip chip;
  183. struct clk *dbck;
  184. u32 mod_usage;
  185. };
  186. #define METHOD_MPUIO 0
  187. #define METHOD_GPIO_1510 1
  188. #define METHOD_GPIO_1610 2
  189. #define METHOD_GPIO_7XX 3
  190. #define METHOD_GPIO_24XX 5
  191. #ifdef CONFIG_ARCH_OMAP16XX
  192. static struct gpio_bank gpio_bank_1610[5] = {
  193. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  194. METHOD_MPUIO },
  195. { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  196. METHOD_GPIO_1610 },
  197. { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
  198. METHOD_GPIO_1610 },
  199. { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
  200. METHOD_GPIO_1610 },
  201. { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
  202. METHOD_GPIO_1610 },
  203. };
  204. #endif
  205. #ifdef CONFIG_ARCH_OMAP15XX
  206. static struct gpio_bank gpio_bank_1510[2] = {
  207. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  208. METHOD_MPUIO },
  209. { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  210. METHOD_GPIO_1510 }
  211. };
  212. #endif
  213. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  214. static struct gpio_bank gpio_bank_7xx[7] = {
  215. { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
  216. METHOD_MPUIO },
  217. { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
  218. METHOD_GPIO_7XX },
  219. { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  220. METHOD_GPIO_7XX },
  221. { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  222. METHOD_GPIO_7XX },
  223. { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  224. METHOD_GPIO_7XX },
  225. { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  226. METHOD_GPIO_7XX },
  227. { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  228. METHOD_GPIO_7XX },
  229. };
  230. #endif
  231. #ifdef CONFIG_ARCH_OMAP24XX
  232. static struct gpio_bank gpio_bank_242x[4] = {
  233. { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  234. METHOD_GPIO_24XX },
  235. { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  236. METHOD_GPIO_24XX },
  237. { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  238. METHOD_GPIO_24XX },
  239. { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  240. METHOD_GPIO_24XX },
  241. };
  242. static struct gpio_bank gpio_bank_243x[5] = {
  243. { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  244. METHOD_GPIO_24XX },
  245. { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  246. METHOD_GPIO_24XX },
  247. { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  248. METHOD_GPIO_24XX },
  249. { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  250. METHOD_GPIO_24XX },
  251. { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  252. METHOD_GPIO_24XX },
  253. };
  254. #endif
  255. #ifdef CONFIG_ARCH_OMAP34XX
  256. static struct gpio_bank gpio_bank_34xx[6] = {
  257. { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
  258. METHOD_GPIO_24XX },
  259. { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  260. METHOD_GPIO_24XX },
  261. { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  262. METHOD_GPIO_24XX },
  263. { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  264. METHOD_GPIO_24XX },
  265. { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  266. METHOD_GPIO_24XX },
  267. { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  268. METHOD_GPIO_24XX },
  269. };
  270. struct omap3_gpio_regs {
  271. u32 sysconfig;
  272. u32 irqenable1;
  273. u32 irqenable2;
  274. u32 wake_en;
  275. u32 ctrl;
  276. u32 oe;
  277. u32 leveldetect0;
  278. u32 leveldetect1;
  279. u32 risingdetect;
  280. u32 fallingdetect;
  281. u32 dataout;
  282. u32 setwkuena;
  283. u32 setdataout;
  284. };
  285. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  286. #endif
  287. #ifdef CONFIG_ARCH_OMAP4
  288. static struct gpio_bank gpio_bank_44xx[6] = {
  289. { OMAP44XX_GPIO1_BASE, NULL, INT_44XX_GPIO_BANK1, IH_GPIO_BASE,
  290. METHOD_GPIO_24XX },
  291. { OMAP44XX_GPIO2_BASE, NULL, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  292. METHOD_GPIO_24XX },
  293. { OMAP44XX_GPIO3_BASE, NULL, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  294. METHOD_GPIO_24XX },
  295. { OMAP44XX_GPIO4_BASE, NULL, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  296. METHOD_GPIO_24XX },
  297. { OMAP44XX_GPIO5_BASE, NULL, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  298. METHOD_GPIO_24XX },
  299. { OMAP44XX_GPIO6_BASE, NULL, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  300. METHOD_GPIO_24XX },
  301. };
  302. #endif
  303. static struct gpio_bank *gpio_bank;
  304. static int gpio_bank_count;
  305. static inline struct gpio_bank *get_gpio_bank(int gpio)
  306. {
  307. if (cpu_is_omap15xx()) {
  308. if (OMAP_GPIO_IS_MPUIO(gpio))
  309. return &gpio_bank[0];
  310. return &gpio_bank[1];
  311. }
  312. if (cpu_is_omap16xx()) {
  313. if (OMAP_GPIO_IS_MPUIO(gpio))
  314. return &gpio_bank[0];
  315. return &gpio_bank[1 + (gpio >> 4)];
  316. }
  317. if (cpu_is_omap7xx()) {
  318. if (OMAP_GPIO_IS_MPUIO(gpio))
  319. return &gpio_bank[0];
  320. return &gpio_bank[1 + (gpio >> 5)];
  321. }
  322. if (cpu_is_omap24xx())
  323. return &gpio_bank[gpio >> 5];
  324. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  325. return &gpio_bank[gpio >> 5];
  326. BUG();
  327. return NULL;
  328. }
  329. static inline int get_gpio_index(int gpio)
  330. {
  331. if (cpu_is_omap7xx())
  332. return gpio & 0x1f;
  333. if (cpu_is_omap24xx())
  334. return gpio & 0x1f;
  335. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  336. return gpio & 0x1f;
  337. return gpio & 0x0f;
  338. }
  339. static inline int gpio_valid(int gpio)
  340. {
  341. if (gpio < 0)
  342. return -1;
  343. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  344. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  345. return -1;
  346. return 0;
  347. }
  348. if (cpu_is_omap15xx() && gpio < 16)
  349. return 0;
  350. if ((cpu_is_omap16xx()) && gpio < 64)
  351. return 0;
  352. if (cpu_is_omap7xx() && gpio < 192)
  353. return 0;
  354. if (cpu_is_omap24xx() && gpio < 128)
  355. return 0;
  356. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  357. return 0;
  358. return -1;
  359. }
  360. static int check_gpio(int gpio)
  361. {
  362. if (unlikely(gpio_valid(gpio) < 0)) {
  363. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  364. dump_stack();
  365. return -1;
  366. }
  367. return 0;
  368. }
  369. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  370. {
  371. void __iomem *reg = bank->base;
  372. u32 l;
  373. switch (bank->method) {
  374. #ifdef CONFIG_ARCH_OMAP1
  375. case METHOD_MPUIO:
  376. reg += OMAP_MPUIO_IO_CNTL;
  377. break;
  378. #endif
  379. #ifdef CONFIG_ARCH_OMAP15XX
  380. case METHOD_GPIO_1510:
  381. reg += OMAP1510_GPIO_DIR_CONTROL;
  382. break;
  383. #endif
  384. #ifdef CONFIG_ARCH_OMAP16XX
  385. case METHOD_GPIO_1610:
  386. reg += OMAP1610_GPIO_DIRECTION;
  387. break;
  388. #endif
  389. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  390. case METHOD_GPIO_7XX:
  391. reg += OMAP7XX_GPIO_DIR_CONTROL;
  392. break;
  393. #endif
  394. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  395. case METHOD_GPIO_24XX:
  396. reg += OMAP24XX_GPIO_OE;
  397. break;
  398. #endif
  399. #if defined(CONFIG_ARCH_OMAP4)
  400. case METHOD_GPIO_24XX:
  401. reg += OMAP4_GPIO_OE;
  402. break;
  403. #endif
  404. default:
  405. WARN_ON(1);
  406. return;
  407. }
  408. l = __raw_readl(reg);
  409. if (is_input)
  410. l |= 1 << gpio;
  411. else
  412. l &= ~(1 << gpio);
  413. __raw_writel(l, reg);
  414. }
  415. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  416. {
  417. void __iomem *reg = bank->base;
  418. u32 l = 0;
  419. switch (bank->method) {
  420. #ifdef CONFIG_ARCH_OMAP1
  421. case METHOD_MPUIO:
  422. reg += OMAP_MPUIO_OUTPUT;
  423. l = __raw_readl(reg);
  424. if (enable)
  425. l |= 1 << gpio;
  426. else
  427. l &= ~(1 << gpio);
  428. break;
  429. #endif
  430. #ifdef CONFIG_ARCH_OMAP15XX
  431. case METHOD_GPIO_1510:
  432. reg += OMAP1510_GPIO_DATA_OUTPUT;
  433. l = __raw_readl(reg);
  434. if (enable)
  435. l |= 1 << gpio;
  436. else
  437. l &= ~(1 << gpio);
  438. break;
  439. #endif
  440. #ifdef CONFIG_ARCH_OMAP16XX
  441. case METHOD_GPIO_1610:
  442. if (enable)
  443. reg += OMAP1610_GPIO_SET_DATAOUT;
  444. else
  445. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  446. l = 1 << gpio;
  447. break;
  448. #endif
  449. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  450. case METHOD_GPIO_7XX:
  451. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  452. l = __raw_readl(reg);
  453. if (enable)
  454. l |= 1 << gpio;
  455. else
  456. l &= ~(1 << gpio);
  457. break;
  458. #endif
  459. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  460. case METHOD_GPIO_24XX:
  461. if (enable)
  462. reg += OMAP24XX_GPIO_SETDATAOUT;
  463. else
  464. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  465. l = 1 << gpio;
  466. break;
  467. #endif
  468. #ifdef CONFIG_ARCH_OMAP4
  469. case METHOD_GPIO_24XX:
  470. if (enable)
  471. reg += OMAP4_GPIO_SETDATAOUT;
  472. else
  473. reg += OMAP4_GPIO_CLEARDATAOUT;
  474. l = 1 << gpio;
  475. break;
  476. #endif
  477. default:
  478. WARN_ON(1);
  479. return;
  480. }
  481. __raw_writel(l, reg);
  482. }
  483. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  484. {
  485. void __iomem *reg;
  486. if (check_gpio(gpio) < 0)
  487. return -EINVAL;
  488. reg = bank->base;
  489. switch (bank->method) {
  490. #ifdef CONFIG_ARCH_OMAP1
  491. case METHOD_MPUIO:
  492. reg += OMAP_MPUIO_INPUT_LATCH;
  493. break;
  494. #endif
  495. #ifdef CONFIG_ARCH_OMAP15XX
  496. case METHOD_GPIO_1510:
  497. reg += OMAP1510_GPIO_DATA_INPUT;
  498. break;
  499. #endif
  500. #ifdef CONFIG_ARCH_OMAP16XX
  501. case METHOD_GPIO_1610:
  502. reg += OMAP1610_GPIO_DATAIN;
  503. break;
  504. #endif
  505. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  506. case METHOD_GPIO_7XX:
  507. reg += OMAP7XX_GPIO_DATA_INPUT;
  508. break;
  509. #endif
  510. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  511. case METHOD_GPIO_24XX:
  512. reg += OMAP24XX_GPIO_DATAIN;
  513. break;
  514. #endif
  515. #ifdef CONFIG_ARCH_OMAP4
  516. case METHOD_GPIO_24XX:
  517. reg += OMAP4_GPIO_DATAIN;
  518. break;
  519. #endif
  520. default:
  521. return -EINVAL;
  522. }
  523. return (__raw_readl(reg)
  524. & (1 << get_gpio_index(gpio))) != 0;
  525. }
  526. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  527. {
  528. void __iomem *reg;
  529. if (check_gpio(gpio) < 0)
  530. return -EINVAL;
  531. reg = bank->base;
  532. switch (bank->method) {
  533. #ifdef CONFIG_ARCH_OMAP1
  534. case METHOD_MPUIO:
  535. reg += OMAP_MPUIO_OUTPUT;
  536. break;
  537. #endif
  538. #ifdef CONFIG_ARCH_OMAP15XX
  539. case METHOD_GPIO_1510:
  540. reg += OMAP1510_GPIO_DATA_OUTPUT;
  541. break;
  542. #endif
  543. #ifdef CONFIG_ARCH_OMAP16XX
  544. case METHOD_GPIO_1610:
  545. reg += OMAP1610_GPIO_DATAOUT;
  546. break;
  547. #endif
  548. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  549. case METHOD_GPIO_7XX:
  550. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  551. break;
  552. #endif
  553. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  554. defined(CONFIG_ARCH_OMAP4)
  555. case METHOD_GPIO_24XX:
  556. reg += OMAP24XX_GPIO_DATAOUT;
  557. break;
  558. #endif
  559. default:
  560. return -EINVAL;
  561. }
  562. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  563. }
  564. #define MOD_REG_BIT(reg, bit_mask, set) \
  565. do { \
  566. int l = __raw_readl(base + reg); \
  567. if (set) l |= bit_mask; \
  568. else l &= ~bit_mask; \
  569. __raw_writel(l, base + reg); \
  570. } while(0)
  571. void omap_set_gpio_debounce(int gpio, int enable)
  572. {
  573. struct gpio_bank *bank;
  574. void __iomem *reg;
  575. unsigned long flags;
  576. u32 val, l = 1 << get_gpio_index(gpio);
  577. if (cpu_class_is_omap1())
  578. return;
  579. bank = get_gpio_bank(gpio);
  580. reg = bank->base;
  581. #ifdef CONFIG_ARCH_OMAP4
  582. reg += OMAP4_GPIO_DEBOUNCENABLE;
  583. #else
  584. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  585. #endif
  586. if (!(bank->mod_usage & l)) {
  587. printk(KERN_ERR "GPIO %d not requested\n", gpio);
  588. return;
  589. }
  590. spin_lock_irqsave(&bank->lock, flags);
  591. val = __raw_readl(reg);
  592. if (enable && !(val & l))
  593. val |= l;
  594. else if (!enable && (val & l))
  595. val &= ~l;
  596. else
  597. goto done;
  598. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  599. if (enable)
  600. clk_enable(bank->dbck);
  601. else
  602. clk_disable(bank->dbck);
  603. }
  604. __raw_writel(val, reg);
  605. done:
  606. spin_unlock_irqrestore(&bank->lock, flags);
  607. }
  608. EXPORT_SYMBOL(omap_set_gpio_debounce);
  609. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  610. {
  611. struct gpio_bank *bank;
  612. void __iomem *reg;
  613. if (cpu_class_is_omap1())
  614. return;
  615. bank = get_gpio_bank(gpio);
  616. reg = bank->base;
  617. if (!bank->mod_usage) {
  618. printk(KERN_ERR "GPIO not requested\n");
  619. return;
  620. }
  621. enc_time &= 0xff;
  622. #ifdef CONFIG_ARCH_OMAP4
  623. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  624. #else
  625. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  626. #endif
  627. __raw_writel(enc_time, reg);
  628. }
  629. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  630. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  631. defined(CONFIG_ARCH_OMAP4)
  632. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  633. int trigger)
  634. {
  635. void __iomem *base = bank->base;
  636. u32 gpio_bit = 1 << gpio;
  637. u32 val;
  638. if (cpu_is_omap44xx()) {
  639. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  640. trigger & IRQ_TYPE_LEVEL_LOW);
  641. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  642. trigger & IRQ_TYPE_LEVEL_HIGH);
  643. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  644. trigger & IRQ_TYPE_EDGE_RISING);
  645. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  646. trigger & IRQ_TYPE_EDGE_FALLING);
  647. } else {
  648. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  649. trigger & IRQ_TYPE_LEVEL_LOW);
  650. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  651. trigger & IRQ_TYPE_LEVEL_HIGH);
  652. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  653. trigger & IRQ_TYPE_EDGE_RISING);
  654. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  655. trigger & IRQ_TYPE_EDGE_FALLING);
  656. }
  657. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  658. if (cpu_is_omap44xx()) {
  659. if (trigger != 0)
  660. __raw_writel(1 << gpio, bank->base+
  661. OMAP4_GPIO_IRQWAKEN0);
  662. else {
  663. val = __raw_readl(bank->base +
  664. OMAP4_GPIO_IRQWAKEN0);
  665. __raw_writel(val & (~(1 << gpio)), bank->base +
  666. OMAP4_GPIO_IRQWAKEN0);
  667. }
  668. } else {
  669. if (trigger != 0)
  670. __raw_writel(1 << gpio, bank->base
  671. + OMAP24XX_GPIO_SETWKUENA);
  672. else
  673. __raw_writel(1 << gpio, bank->base
  674. + OMAP24XX_GPIO_CLEARWKUENA);
  675. }
  676. } else {
  677. if (trigger != 0)
  678. bank->enabled_non_wakeup_gpios |= gpio_bit;
  679. else
  680. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  681. }
  682. if (cpu_is_omap44xx()) {
  683. bank->level_mask =
  684. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  685. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  686. } else {
  687. bank->level_mask =
  688. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  689. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  690. }
  691. }
  692. #endif
  693. /*
  694. * This only applies to chips that can't do both rising and falling edge
  695. * detection at once. For all other chips, this function is a noop.
  696. */
  697. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  698. {
  699. void __iomem *reg = bank->base;
  700. u32 l = 0;
  701. switch (bank->method) {
  702. #ifdef CONFIG_ARCH_OMAP1
  703. case METHOD_MPUIO:
  704. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  705. break;
  706. #endif
  707. #ifdef CONFIG_ARCH_OMAP15XX
  708. case METHOD_GPIO_1510:
  709. reg += OMAP1510_GPIO_INT_CONTROL;
  710. break;
  711. #endif
  712. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  713. case METHOD_GPIO_7XX:
  714. reg += OMAP7XX_GPIO_INT_CONTROL;
  715. break;
  716. #endif
  717. default:
  718. return;
  719. }
  720. l = __raw_readl(reg);
  721. if ((l >> gpio) & 1)
  722. l &= ~(1 << gpio);
  723. else
  724. l |= 1 << gpio;
  725. __raw_writel(l, reg);
  726. }
  727. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  728. {
  729. void __iomem *reg = bank->base;
  730. u32 l = 0;
  731. switch (bank->method) {
  732. #ifdef CONFIG_ARCH_OMAP1
  733. case METHOD_MPUIO:
  734. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  735. l = __raw_readl(reg);
  736. if (trigger & IRQ_TYPE_EDGE_BOTH)
  737. bank->toggle_mask |= 1 << gpio;
  738. if (trigger & IRQ_TYPE_EDGE_RISING)
  739. l |= 1 << gpio;
  740. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  741. l &= ~(1 << gpio);
  742. else
  743. goto bad;
  744. break;
  745. #endif
  746. #ifdef CONFIG_ARCH_OMAP15XX
  747. case METHOD_GPIO_1510:
  748. reg += OMAP1510_GPIO_INT_CONTROL;
  749. l = __raw_readl(reg);
  750. if (trigger & IRQ_TYPE_EDGE_BOTH)
  751. bank->toggle_mask |= 1 << gpio;
  752. if (trigger & IRQ_TYPE_EDGE_RISING)
  753. l |= 1 << gpio;
  754. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  755. l &= ~(1 << gpio);
  756. else
  757. goto bad;
  758. break;
  759. #endif
  760. #ifdef CONFIG_ARCH_OMAP16XX
  761. case METHOD_GPIO_1610:
  762. if (gpio & 0x08)
  763. reg += OMAP1610_GPIO_EDGE_CTRL2;
  764. else
  765. reg += OMAP1610_GPIO_EDGE_CTRL1;
  766. gpio &= 0x07;
  767. l = __raw_readl(reg);
  768. l &= ~(3 << (gpio << 1));
  769. if (trigger & IRQ_TYPE_EDGE_RISING)
  770. l |= 2 << (gpio << 1);
  771. if (trigger & IRQ_TYPE_EDGE_FALLING)
  772. l |= 1 << (gpio << 1);
  773. if (trigger)
  774. /* Enable wake-up during idle for dynamic tick */
  775. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  776. else
  777. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  778. break;
  779. #endif
  780. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  781. case METHOD_GPIO_7XX:
  782. reg += OMAP7XX_GPIO_INT_CONTROL;
  783. l = __raw_readl(reg);
  784. if (trigger & IRQ_TYPE_EDGE_BOTH)
  785. bank->toggle_mask |= 1 << gpio;
  786. if (trigger & IRQ_TYPE_EDGE_RISING)
  787. l |= 1 << gpio;
  788. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  789. l &= ~(1 << gpio);
  790. else
  791. goto bad;
  792. break;
  793. #endif
  794. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  795. defined(CONFIG_ARCH_OMAP4)
  796. case METHOD_GPIO_24XX:
  797. set_24xx_gpio_triggering(bank, gpio, trigger);
  798. break;
  799. #endif
  800. default:
  801. goto bad;
  802. }
  803. __raw_writel(l, reg);
  804. return 0;
  805. bad:
  806. return -EINVAL;
  807. }
  808. static int gpio_irq_type(unsigned irq, unsigned type)
  809. {
  810. struct gpio_bank *bank;
  811. unsigned gpio;
  812. int retval;
  813. unsigned long flags;
  814. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  815. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  816. else
  817. gpio = irq - IH_GPIO_BASE;
  818. if (check_gpio(gpio) < 0)
  819. return -EINVAL;
  820. if (type & ~IRQ_TYPE_SENSE_MASK)
  821. return -EINVAL;
  822. /* OMAP1 allows only only edge triggering */
  823. if (!cpu_class_is_omap2()
  824. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  825. return -EINVAL;
  826. bank = get_irq_chip_data(irq);
  827. spin_lock_irqsave(&bank->lock, flags);
  828. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  829. if (retval == 0) {
  830. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  831. irq_desc[irq].status |= type;
  832. }
  833. spin_unlock_irqrestore(&bank->lock, flags);
  834. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  835. __set_irq_handler_unlocked(irq, handle_level_irq);
  836. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  837. __set_irq_handler_unlocked(irq, handle_edge_irq);
  838. return retval;
  839. }
  840. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  841. {
  842. void __iomem *reg = bank->base;
  843. switch (bank->method) {
  844. #ifdef CONFIG_ARCH_OMAP1
  845. case METHOD_MPUIO:
  846. /* MPUIO irqstatus is reset by reading the status register,
  847. * so do nothing here */
  848. return;
  849. #endif
  850. #ifdef CONFIG_ARCH_OMAP15XX
  851. case METHOD_GPIO_1510:
  852. reg += OMAP1510_GPIO_INT_STATUS;
  853. break;
  854. #endif
  855. #ifdef CONFIG_ARCH_OMAP16XX
  856. case METHOD_GPIO_1610:
  857. reg += OMAP1610_GPIO_IRQSTATUS1;
  858. break;
  859. #endif
  860. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  861. case METHOD_GPIO_7XX:
  862. reg += OMAP7XX_GPIO_INT_STATUS;
  863. break;
  864. #endif
  865. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  866. case METHOD_GPIO_24XX:
  867. reg += OMAP24XX_GPIO_IRQSTATUS1;
  868. break;
  869. #endif
  870. #if defined(CONFIG_ARCH_OMAP4)
  871. case METHOD_GPIO_24XX:
  872. reg += OMAP4_GPIO_IRQSTATUS0;
  873. break;
  874. #endif
  875. default:
  876. WARN_ON(1);
  877. return;
  878. }
  879. __raw_writel(gpio_mask, reg);
  880. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  881. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  882. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  883. #endif
  884. #if defined(CONFIG_ARCH_OMAP4)
  885. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  886. #endif
  887. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  888. __raw_writel(gpio_mask, reg);
  889. /* Flush posted write for the irq status to avoid spurious interrupts */
  890. __raw_readl(reg);
  891. }
  892. }
  893. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  894. {
  895. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  896. }
  897. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  898. {
  899. void __iomem *reg = bank->base;
  900. int inv = 0;
  901. u32 l;
  902. u32 mask;
  903. switch (bank->method) {
  904. #ifdef CONFIG_ARCH_OMAP1
  905. case METHOD_MPUIO:
  906. reg += OMAP_MPUIO_GPIO_MASKIT;
  907. mask = 0xffff;
  908. inv = 1;
  909. break;
  910. #endif
  911. #ifdef CONFIG_ARCH_OMAP15XX
  912. case METHOD_GPIO_1510:
  913. reg += OMAP1510_GPIO_INT_MASK;
  914. mask = 0xffff;
  915. inv = 1;
  916. break;
  917. #endif
  918. #ifdef CONFIG_ARCH_OMAP16XX
  919. case METHOD_GPIO_1610:
  920. reg += OMAP1610_GPIO_IRQENABLE1;
  921. mask = 0xffff;
  922. break;
  923. #endif
  924. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  925. case METHOD_GPIO_7XX:
  926. reg += OMAP7XX_GPIO_INT_MASK;
  927. mask = 0xffffffff;
  928. inv = 1;
  929. break;
  930. #endif
  931. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  932. case METHOD_GPIO_24XX:
  933. reg += OMAP24XX_GPIO_IRQENABLE1;
  934. mask = 0xffffffff;
  935. break;
  936. #endif
  937. #if defined(CONFIG_ARCH_OMAP4)
  938. case METHOD_GPIO_24XX:
  939. reg += OMAP4_GPIO_IRQSTATUSSET0;
  940. mask = 0xffffffff;
  941. break;
  942. #endif
  943. default:
  944. WARN_ON(1);
  945. return 0;
  946. }
  947. l = __raw_readl(reg);
  948. if (inv)
  949. l = ~l;
  950. l &= mask;
  951. return l;
  952. }
  953. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  954. {
  955. void __iomem *reg = bank->base;
  956. u32 l;
  957. switch (bank->method) {
  958. #ifdef CONFIG_ARCH_OMAP1
  959. case METHOD_MPUIO:
  960. reg += OMAP_MPUIO_GPIO_MASKIT;
  961. l = __raw_readl(reg);
  962. if (enable)
  963. l &= ~(gpio_mask);
  964. else
  965. l |= gpio_mask;
  966. break;
  967. #endif
  968. #ifdef CONFIG_ARCH_OMAP15XX
  969. case METHOD_GPIO_1510:
  970. reg += OMAP1510_GPIO_INT_MASK;
  971. l = __raw_readl(reg);
  972. if (enable)
  973. l &= ~(gpio_mask);
  974. else
  975. l |= gpio_mask;
  976. break;
  977. #endif
  978. #ifdef CONFIG_ARCH_OMAP16XX
  979. case METHOD_GPIO_1610:
  980. if (enable)
  981. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  982. else
  983. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  984. l = gpio_mask;
  985. break;
  986. #endif
  987. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  988. case METHOD_GPIO_7XX:
  989. reg += OMAP7XX_GPIO_INT_MASK;
  990. l = __raw_readl(reg);
  991. if (enable)
  992. l &= ~(gpio_mask);
  993. else
  994. l |= gpio_mask;
  995. break;
  996. #endif
  997. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  998. case METHOD_GPIO_24XX:
  999. if (enable)
  1000. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  1001. else
  1002. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  1003. l = gpio_mask;
  1004. break;
  1005. #endif
  1006. #ifdef CONFIG_ARCH_OMAP4
  1007. case METHOD_GPIO_24XX:
  1008. if (enable)
  1009. reg += OMAP4_GPIO_IRQSTATUSSET0;
  1010. else
  1011. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  1012. l = gpio_mask;
  1013. break;
  1014. #endif
  1015. default:
  1016. WARN_ON(1);
  1017. return;
  1018. }
  1019. __raw_writel(l, reg);
  1020. }
  1021. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  1022. {
  1023. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  1024. }
  1025. /*
  1026. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  1027. * 1510 does not seem to have a wake-up register. If JTAG is connected
  1028. * to the target, system will wake up always on GPIO events. While
  1029. * system is running all registered GPIO interrupts need to have wake-up
  1030. * enabled. When system is suspended, only selected GPIO interrupts need
  1031. * to have wake-up enabled.
  1032. */
  1033. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  1034. {
  1035. unsigned long uninitialized_var(flags);
  1036. switch (bank->method) {
  1037. #ifdef CONFIG_ARCH_OMAP16XX
  1038. case METHOD_MPUIO:
  1039. case METHOD_GPIO_1610:
  1040. spin_lock_irqsave(&bank->lock, flags);
  1041. if (enable)
  1042. bank->suspend_wakeup |= (1 << gpio);
  1043. else
  1044. bank->suspend_wakeup &= ~(1 << gpio);
  1045. spin_unlock_irqrestore(&bank->lock, flags);
  1046. return 0;
  1047. #endif
  1048. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1049. defined(CONFIG_ARCH_OMAP4)
  1050. case METHOD_GPIO_24XX:
  1051. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1052. printk(KERN_ERR "Unable to modify wakeup on "
  1053. "non-wakeup GPIO%d\n",
  1054. (bank - gpio_bank) * 32 + gpio);
  1055. return -EINVAL;
  1056. }
  1057. spin_lock_irqsave(&bank->lock, flags);
  1058. if (enable)
  1059. bank->suspend_wakeup |= (1 << gpio);
  1060. else
  1061. bank->suspend_wakeup &= ~(1 << gpio);
  1062. spin_unlock_irqrestore(&bank->lock, flags);
  1063. return 0;
  1064. #endif
  1065. default:
  1066. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1067. bank->method);
  1068. return -EINVAL;
  1069. }
  1070. }
  1071. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1072. {
  1073. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1074. _set_gpio_irqenable(bank, gpio, 0);
  1075. _clear_gpio_irqstatus(bank, gpio);
  1076. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1077. }
  1078. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1079. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1080. {
  1081. unsigned int gpio = irq - IH_GPIO_BASE;
  1082. struct gpio_bank *bank;
  1083. int retval;
  1084. if (check_gpio(gpio) < 0)
  1085. return -ENODEV;
  1086. bank = get_irq_chip_data(irq);
  1087. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1088. return retval;
  1089. }
  1090. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1091. {
  1092. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1093. unsigned long flags;
  1094. spin_lock_irqsave(&bank->lock, flags);
  1095. /* Set trigger to none. You need to enable the desired trigger with
  1096. * request_irq() or set_irq_type().
  1097. */
  1098. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1099. #ifdef CONFIG_ARCH_OMAP15XX
  1100. if (bank->method == METHOD_GPIO_1510) {
  1101. void __iomem *reg;
  1102. /* Claim the pin for MPU */
  1103. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1104. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1105. }
  1106. #endif
  1107. if (!cpu_class_is_omap1()) {
  1108. if (!bank->mod_usage) {
  1109. u32 ctrl;
  1110. ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1111. ctrl &= 0xFFFFFFFE;
  1112. /* Module is enabled, clocks are not gated */
  1113. __raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
  1114. }
  1115. bank->mod_usage |= 1 << offset;
  1116. }
  1117. spin_unlock_irqrestore(&bank->lock, flags);
  1118. return 0;
  1119. }
  1120. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1121. {
  1122. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1123. unsigned long flags;
  1124. spin_lock_irqsave(&bank->lock, flags);
  1125. #ifdef CONFIG_ARCH_OMAP16XX
  1126. if (bank->method == METHOD_GPIO_1610) {
  1127. /* Disable wake-up during idle for dynamic tick */
  1128. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1129. __raw_writel(1 << offset, reg);
  1130. }
  1131. #endif
  1132. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1133. defined(CONFIG_ARCH_OMAP4)
  1134. if (bank->method == METHOD_GPIO_24XX) {
  1135. /* Disable wake-up during idle for dynamic tick */
  1136. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1137. __raw_writel(1 << offset, reg);
  1138. }
  1139. #endif
  1140. if (!cpu_class_is_omap1()) {
  1141. bank->mod_usage &= ~(1 << offset);
  1142. if (!bank->mod_usage) {
  1143. u32 ctrl;
  1144. ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1145. /* Module is disabled, clocks are gated */
  1146. ctrl |= 1;
  1147. __raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
  1148. }
  1149. }
  1150. _reset_gpio(bank, bank->chip.base + offset);
  1151. spin_unlock_irqrestore(&bank->lock, flags);
  1152. }
  1153. /*
  1154. * We need to unmask the GPIO bank interrupt as soon as possible to
  1155. * avoid missing GPIO interrupts for other lines in the bank.
  1156. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1157. * in the bank to avoid missing nested interrupts for a GPIO line.
  1158. * If we wait to unmask individual GPIO lines in the bank after the
  1159. * line's interrupt handler has been run, we may miss some nested
  1160. * interrupts.
  1161. */
  1162. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1163. {
  1164. void __iomem *isr_reg = NULL;
  1165. u32 isr;
  1166. unsigned int gpio_irq, gpio_index;
  1167. struct gpio_bank *bank;
  1168. u32 retrigger = 0;
  1169. int unmasked = 0;
  1170. desc->chip->ack(irq);
  1171. bank = get_irq_data(irq);
  1172. #ifdef CONFIG_ARCH_OMAP1
  1173. if (bank->method == METHOD_MPUIO)
  1174. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1175. #endif
  1176. #ifdef CONFIG_ARCH_OMAP15XX
  1177. if (bank->method == METHOD_GPIO_1510)
  1178. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1179. #endif
  1180. #if defined(CONFIG_ARCH_OMAP16XX)
  1181. if (bank->method == METHOD_GPIO_1610)
  1182. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1183. #endif
  1184. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1185. if (bank->method == METHOD_GPIO_7XX)
  1186. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1187. #endif
  1188. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1189. if (bank->method == METHOD_GPIO_24XX)
  1190. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1191. #endif
  1192. #if defined(CONFIG_ARCH_OMAP4)
  1193. if (bank->method == METHOD_GPIO_24XX)
  1194. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1195. #endif
  1196. while(1) {
  1197. u32 isr_saved, level_mask = 0;
  1198. u32 enabled;
  1199. enabled = _get_gpio_irqbank_mask(bank);
  1200. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1201. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1202. isr &= 0x0000ffff;
  1203. if (cpu_class_is_omap2()) {
  1204. level_mask = bank->level_mask & enabled;
  1205. }
  1206. /* clear edge sensitive interrupts before handler(s) are
  1207. called so that we don't miss any interrupt occurred while
  1208. executing them */
  1209. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1210. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1211. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1212. /* if there is only edge sensitive GPIO pin interrupts
  1213. configured, we could unmask GPIO bank interrupt immediately */
  1214. if (!level_mask && !unmasked) {
  1215. unmasked = 1;
  1216. desc->chip->unmask(irq);
  1217. }
  1218. isr |= retrigger;
  1219. retrigger = 0;
  1220. if (!isr)
  1221. break;
  1222. gpio_irq = bank->virtual_irq_start;
  1223. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1224. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1225. if (!(isr & 1))
  1226. continue;
  1227. #ifdef CONFIG_ARCH_OMAP1
  1228. /*
  1229. * Some chips can't respond to both rising and falling
  1230. * at the same time. If this irq was requested with
  1231. * both flags, we need to flip the ICR data for the IRQ
  1232. * to respond to the IRQ for the opposite direction.
  1233. * This will be indicated in the bank toggle_mask.
  1234. */
  1235. if (bank->toggle_mask & (1 << gpio_index))
  1236. _toggle_gpio_edge_triggering(bank, gpio_index);
  1237. #endif
  1238. generic_handle_irq(gpio_irq);
  1239. }
  1240. }
  1241. /* if bank has any level sensitive GPIO pin interrupt
  1242. configured, we must unmask the bank interrupt only after
  1243. handler(s) are executed in order to avoid spurious bank
  1244. interrupt */
  1245. if (!unmasked)
  1246. desc->chip->unmask(irq);
  1247. }
  1248. static void gpio_irq_shutdown(unsigned int irq)
  1249. {
  1250. unsigned int gpio = irq - IH_GPIO_BASE;
  1251. struct gpio_bank *bank = get_irq_chip_data(irq);
  1252. _reset_gpio(bank, gpio);
  1253. }
  1254. static void gpio_ack_irq(unsigned int irq)
  1255. {
  1256. unsigned int gpio = irq - IH_GPIO_BASE;
  1257. struct gpio_bank *bank = get_irq_chip_data(irq);
  1258. _clear_gpio_irqstatus(bank, gpio);
  1259. }
  1260. static void gpio_mask_irq(unsigned int irq)
  1261. {
  1262. unsigned int gpio = irq - IH_GPIO_BASE;
  1263. struct gpio_bank *bank = get_irq_chip_data(irq);
  1264. _set_gpio_irqenable(bank, gpio, 0);
  1265. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1266. }
  1267. static void gpio_unmask_irq(unsigned int irq)
  1268. {
  1269. unsigned int gpio = irq - IH_GPIO_BASE;
  1270. struct gpio_bank *bank = get_irq_chip_data(irq);
  1271. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1272. struct irq_desc *desc = irq_to_desc(irq);
  1273. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1274. if (trigger)
  1275. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1276. /* For level-triggered GPIOs, the clearing must be done after
  1277. * the HW source is cleared, thus after the handler has run */
  1278. if (bank->level_mask & irq_mask) {
  1279. _set_gpio_irqenable(bank, gpio, 0);
  1280. _clear_gpio_irqstatus(bank, gpio);
  1281. }
  1282. _set_gpio_irqenable(bank, gpio, 1);
  1283. }
  1284. static struct irq_chip gpio_irq_chip = {
  1285. .name = "GPIO",
  1286. .shutdown = gpio_irq_shutdown,
  1287. .ack = gpio_ack_irq,
  1288. .mask = gpio_mask_irq,
  1289. .unmask = gpio_unmask_irq,
  1290. .set_type = gpio_irq_type,
  1291. .set_wake = gpio_wake_enable,
  1292. };
  1293. /*---------------------------------------------------------------------*/
  1294. #ifdef CONFIG_ARCH_OMAP1
  1295. /* MPUIO uses the always-on 32k clock */
  1296. static void mpuio_ack_irq(unsigned int irq)
  1297. {
  1298. /* The ISR is reset automatically, so do nothing here. */
  1299. }
  1300. static void mpuio_mask_irq(unsigned int irq)
  1301. {
  1302. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1303. struct gpio_bank *bank = get_irq_chip_data(irq);
  1304. _set_gpio_irqenable(bank, gpio, 0);
  1305. }
  1306. static void mpuio_unmask_irq(unsigned int irq)
  1307. {
  1308. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1309. struct gpio_bank *bank = get_irq_chip_data(irq);
  1310. _set_gpio_irqenable(bank, gpio, 1);
  1311. }
  1312. static struct irq_chip mpuio_irq_chip = {
  1313. .name = "MPUIO",
  1314. .ack = mpuio_ack_irq,
  1315. .mask = mpuio_mask_irq,
  1316. .unmask = mpuio_unmask_irq,
  1317. .set_type = gpio_irq_type,
  1318. #ifdef CONFIG_ARCH_OMAP16XX
  1319. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1320. .set_wake = gpio_wake_enable,
  1321. #endif
  1322. };
  1323. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1324. #ifdef CONFIG_ARCH_OMAP16XX
  1325. #include <linux/platform_device.h>
  1326. static int omap_mpuio_suspend_noirq(struct device *dev)
  1327. {
  1328. struct platform_device *pdev = to_platform_device(dev);
  1329. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1330. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1331. unsigned long flags;
  1332. spin_lock_irqsave(&bank->lock, flags);
  1333. bank->saved_wakeup = __raw_readl(mask_reg);
  1334. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1335. spin_unlock_irqrestore(&bank->lock, flags);
  1336. return 0;
  1337. }
  1338. static int omap_mpuio_resume_noirq(struct device *dev)
  1339. {
  1340. struct platform_device *pdev = to_platform_device(dev);
  1341. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1342. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1343. unsigned long flags;
  1344. spin_lock_irqsave(&bank->lock, flags);
  1345. __raw_writel(bank->saved_wakeup, mask_reg);
  1346. spin_unlock_irqrestore(&bank->lock, flags);
  1347. return 0;
  1348. }
  1349. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1350. .suspend_noirq = omap_mpuio_suspend_noirq,
  1351. .resume_noirq = omap_mpuio_resume_noirq,
  1352. };
  1353. /* use platform_driver for this, now that there's no longer any
  1354. * point to sys_device (other than not disturbing old code).
  1355. */
  1356. static struct platform_driver omap_mpuio_driver = {
  1357. .driver = {
  1358. .name = "mpuio",
  1359. .pm = &omap_mpuio_dev_pm_ops,
  1360. },
  1361. };
  1362. static struct platform_device omap_mpuio_device = {
  1363. .name = "mpuio",
  1364. .id = -1,
  1365. .dev = {
  1366. .driver = &omap_mpuio_driver.driver,
  1367. }
  1368. /* could list the /proc/iomem resources */
  1369. };
  1370. static inline void mpuio_init(void)
  1371. {
  1372. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1373. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1374. (void) platform_device_register(&omap_mpuio_device);
  1375. }
  1376. #else
  1377. static inline void mpuio_init(void) {}
  1378. #endif /* 16xx */
  1379. #else
  1380. extern struct irq_chip mpuio_irq_chip;
  1381. #define bank_is_mpuio(bank) 0
  1382. static inline void mpuio_init(void) {}
  1383. #endif
  1384. /*---------------------------------------------------------------------*/
  1385. /* REVISIT these are stupid implementations! replace by ones that
  1386. * don't switch on METHOD_* and which mostly avoid spinlocks
  1387. */
  1388. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1389. {
  1390. struct gpio_bank *bank;
  1391. unsigned long flags;
  1392. bank = container_of(chip, struct gpio_bank, chip);
  1393. spin_lock_irqsave(&bank->lock, flags);
  1394. _set_gpio_direction(bank, offset, 1);
  1395. spin_unlock_irqrestore(&bank->lock, flags);
  1396. return 0;
  1397. }
  1398. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1399. {
  1400. void __iomem *reg = bank->base;
  1401. switch (bank->method) {
  1402. case METHOD_MPUIO:
  1403. reg += OMAP_MPUIO_IO_CNTL;
  1404. break;
  1405. case METHOD_GPIO_1510:
  1406. reg += OMAP1510_GPIO_DIR_CONTROL;
  1407. break;
  1408. case METHOD_GPIO_1610:
  1409. reg += OMAP1610_GPIO_DIRECTION;
  1410. break;
  1411. case METHOD_GPIO_7XX:
  1412. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1413. break;
  1414. case METHOD_GPIO_24XX:
  1415. reg += OMAP24XX_GPIO_OE;
  1416. break;
  1417. }
  1418. return __raw_readl(reg) & mask;
  1419. }
  1420. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1421. {
  1422. struct gpio_bank *bank;
  1423. void __iomem *reg;
  1424. int gpio;
  1425. u32 mask;
  1426. gpio = chip->base + offset;
  1427. bank = get_gpio_bank(gpio);
  1428. reg = bank->base;
  1429. mask = 1 << get_gpio_index(gpio);
  1430. if (gpio_is_input(bank, mask))
  1431. return _get_gpio_datain(bank, gpio);
  1432. else
  1433. return _get_gpio_dataout(bank, gpio);
  1434. }
  1435. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1436. {
  1437. struct gpio_bank *bank;
  1438. unsigned long flags;
  1439. bank = container_of(chip, struct gpio_bank, chip);
  1440. spin_lock_irqsave(&bank->lock, flags);
  1441. _set_gpio_dataout(bank, offset, value);
  1442. _set_gpio_direction(bank, offset, 0);
  1443. spin_unlock_irqrestore(&bank->lock, flags);
  1444. return 0;
  1445. }
  1446. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1447. {
  1448. struct gpio_bank *bank;
  1449. unsigned long flags;
  1450. bank = container_of(chip, struct gpio_bank, chip);
  1451. spin_lock_irqsave(&bank->lock, flags);
  1452. _set_gpio_dataout(bank, offset, value);
  1453. spin_unlock_irqrestore(&bank->lock, flags);
  1454. }
  1455. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1456. {
  1457. struct gpio_bank *bank;
  1458. bank = container_of(chip, struct gpio_bank, chip);
  1459. return bank->virtual_irq_start + offset;
  1460. }
  1461. /*---------------------------------------------------------------------*/
  1462. static int initialized;
  1463. #if !(defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4))
  1464. static struct clk * gpio_ick;
  1465. #endif
  1466. #if defined(CONFIG_ARCH_OMAP2)
  1467. static struct clk * gpio_fck;
  1468. #endif
  1469. #if defined(CONFIG_ARCH_OMAP2430)
  1470. static struct clk * gpio5_ick;
  1471. static struct clk * gpio5_fck;
  1472. #endif
  1473. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1474. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1475. #endif
  1476. static void __init omap_gpio_show_rev(void)
  1477. {
  1478. u32 rev;
  1479. if (cpu_is_omap16xx())
  1480. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1481. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1482. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1483. else if (cpu_is_omap44xx())
  1484. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1485. else
  1486. return;
  1487. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1488. (rev >> 4) & 0x0f, rev & 0x0f);
  1489. }
  1490. /* This lock class tells lockdep that GPIO irqs are in a different
  1491. * category than their parents, so it won't report false recursion.
  1492. */
  1493. static struct lock_class_key gpio_lock_class;
  1494. static int __init _omap_gpio_init(void)
  1495. {
  1496. int i;
  1497. int gpio = 0;
  1498. struct gpio_bank *bank;
  1499. int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
  1500. char clk_name[11];
  1501. initialized = 1;
  1502. #if defined(CONFIG_ARCH_OMAP1)
  1503. if (cpu_is_omap15xx()) {
  1504. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1505. if (IS_ERR(gpio_ick))
  1506. printk("Could not get arm_gpio_ck\n");
  1507. else
  1508. clk_enable(gpio_ick);
  1509. }
  1510. #endif
  1511. #if defined(CONFIG_ARCH_OMAP2)
  1512. if (cpu_class_is_omap2()) {
  1513. gpio_ick = clk_get(NULL, "gpios_ick");
  1514. if (IS_ERR(gpio_ick))
  1515. printk("Could not get gpios_ick\n");
  1516. else
  1517. clk_enable(gpio_ick);
  1518. gpio_fck = clk_get(NULL, "gpios_fck");
  1519. if (IS_ERR(gpio_fck))
  1520. printk("Could not get gpios_fck\n");
  1521. else
  1522. clk_enable(gpio_fck);
  1523. /*
  1524. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1525. */
  1526. #if defined(CONFIG_ARCH_OMAP2430)
  1527. if (cpu_is_omap2430()) {
  1528. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1529. if (IS_ERR(gpio5_ick))
  1530. printk("Could not get gpio5_ick\n");
  1531. else
  1532. clk_enable(gpio5_ick);
  1533. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1534. if (IS_ERR(gpio5_fck))
  1535. printk("Could not get gpio5_fck\n");
  1536. else
  1537. clk_enable(gpio5_fck);
  1538. }
  1539. #endif
  1540. }
  1541. #endif
  1542. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1543. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1544. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1545. sprintf(clk_name, "gpio%d_ick", i + 1);
  1546. gpio_iclks[i] = clk_get(NULL, clk_name);
  1547. if (IS_ERR(gpio_iclks[i]))
  1548. printk(KERN_ERR "Could not get %s\n", clk_name);
  1549. else
  1550. clk_enable(gpio_iclks[i]);
  1551. }
  1552. }
  1553. #endif
  1554. #ifdef CONFIG_ARCH_OMAP15XX
  1555. if (cpu_is_omap15xx()) {
  1556. gpio_bank_count = 2;
  1557. gpio_bank = gpio_bank_1510;
  1558. bank_size = SZ_2K;
  1559. }
  1560. #endif
  1561. #if defined(CONFIG_ARCH_OMAP16XX)
  1562. if (cpu_is_omap16xx()) {
  1563. gpio_bank_count = 5;
  1564. gpio_bank = gpio_bank_1610;
  1565. bank_size = SZ_2K;
  1566. }
  1567. #endif
  1568. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1569. if (cpu_is_omap7xx()) {
  1570. gpio_bank_count = 7;
  1571. gpio_bank = gpio_bank_7xx;
  1572. bank_size = SZ_2K;
  1573. }
  1574. #endif
  1575. #ifdef CONFIG_ARCH_OMAP24XX
  1576. if (cpu_is_omap242x()) {
  1577. gpio_bank_count = 4;
  1578. gpio_bank = gpio_bank_242x;
  1579. }
  1580. if (cpu_is_omap243x()) {
  1581. gpio_bank_count = 5;
  1582. gpio_bank = gpio_bank_243x;
  1583. }
  1584. #endif
  1585. #ifdef CONFIG_ARCH_OMAP34XX
  1586. if (cpu_is_omap34xx()) {
  1587. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1588. gpio_bank = gpio_bank_34xx;
  1589. }
  1590. #endif
  1591. #ifdef CONFIG_ARCH_OMAP4
  1592. if (cpu_is_omap44xx()) {
  1593. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1594. gpio_bank = gpio_bank_44xx;
  1595. }
  1596. #endif
  1597. for (i = 0; i < gpio_bank_count; i++) {
  1598. int j, gpio_count = 16;
  1599. bank = &gpio_bank[i];
  1600. spin_lock_init(&bank->lock);
  1601. /* Static mapping, never released */
  1602. bank->base = ioremap(bank->pbase, bank_size);
  1603. if (!bank->base) {
  1604. printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
  1605. continue;
  1606. }
  1607. if (bank_is_mpuio(bank))
  1608. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1609. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1610. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1611. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1612. }
  1613. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1614. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1615. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1616. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1617. }
  1618. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1619. __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
  1620. __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
  1621. gpio_count = 32; /* 7xx has 32-bit GPIOs */
  1622. }
  1623. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1624. defined(CONFIG_ARCH_OMAP4)
  1625. if (bank->method == METHOD_GPIO_24XX) {
  1626. static const u32 non_wakeup_gpios[] = {
  1627. 0xe203ffc0, 0x08700040
  1628. };
  1629. if (cpu_is_omap44xx()) {
  1630. __raw_writel(0xffffffff, bank->base +
  1631. OMAP4_GPIO_IRQSTATUSCLR0);
  1632. __raw_writew(0x0015, bank->base +
  1633. OMAP4_GPIO_SYSCONFIG);
  1634. __raw_writel(0x00000000, bank->base +
  1635. OMAP4_GPIO_DEBOUNCENABLE);
  1636. /* Initialize interface clock ungated, module enabled */
  1637. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1638. } else {
  1639. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1640. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1641. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1642. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
  1643. /* Initialize interface clock ungated, module enabled */
  1644. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1645. }
  1646. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1647. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1648. gpio_count = 32;
  1649. }
  1650. #endif
  1651. bank->mod_usage = 0;
  1652. /* REVISIT eventually switch from OMAP-specific gpio structs
  1653. * over to the generic ones
  1654. */
  1655. bank->chip.request = omap_gpio_request;
  1656. bank->chip.free = omap_gpio_free;
  1657. bank->chip.direction_input = gpio_input;
  1658. bank->chip.get = gpio_get;
  1659. bank->chip.direction_output = gpio_output;
  1660. bank->chip.set = gpio_set;
  1661. bank->chip.to_irq = gpio_2irq;
  1662. if (bank_is_mpuio(bank)) {
  1663. bank->chip.label = "mpuio";
  1664. #ifdef CONFIG_ARCH_OMAP16XX
  1665. bank->chip.dev = &omap_mpuio_device.dev;
  1666. #endif
  1667. bank->chip.base = OMAP_MPUIO(0);
  1668. } else {
  1669. bank->chip.label = "gpio";
  1670. bank->chip.base = gpio;
  1671. gpio += gpio_count;
  1672. }
  1673. bank->chip.ngpio = gpio_count;
  1674. gpiochip_add(&bank->chip);
  1675. for (j = bank->virtual_irq_start;
  1676. j < bank->virtual_irq_start + gpio_count; j++) {
  1677. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1678. set_irq_chip_data(j, bank);
  1679. if (bank_is_mpuio(bank))
  1680. set_irq_chip(j, &mpuio_irq_chip);
  1681. else
  1682. set_irq_chip(j, &gpio_irq_chip);
  1683. set_irq_handler(j, handle_simple_irq);
  1684. set_irq_flags(j, IRQF_VALID);
  1685. }
  1686. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1687. set_irq_data(bank->irq, bank);
  1688. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1689. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1690. bank->dbck = clk_get(NULL, clk_name);
  1691. if (IS_ERR(bank->dbck))
  1692. printk(KERN_ERR "Could not get %s\n", clk_name);
  1693. }
  1694. }
  1695. /* Enable system clock for GPIO module.
  1696. * The CAM_CLK_CTRL *is* really the right place. */
  1697. if (cpu_is_omap16xx())
  1698. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1699. /* Enable autoidle for the OCP interface */
  1700. if (cpu_is_omap24xx())
  1701. omap_writel(1 << 0, 0x48019010);
  1702. if (cpu_is_omap34xx())
  1703. omap_writel(1 << 0, 0x48306814);
  1704. omap_gpio_show_rev();
  1705. return 0;
  1706. }
  1707. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1708. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1709. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1710. {
  1711. int i;
  1712. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1713. return 0;
  1714. for (i = 0; i < gpio_bank_count; i++) {
  1715. struct gpio_bank *bank = &gpio_bank[i];
  1716. void __iomem *wake_status;
  1717. void __iomem *wake_clear;
  1718. void __iomem *wake_set;
  1719. unsigned long flags;
  1720. switch (bank->method) {
  1721. #ifdef CONFIG_ARCH_OMAP16XX
  1722. case METHOD_GPIO_1610:
  1723. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1724. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1725. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1726. break;
  1727. #endif
  1728. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1729. case METHOD_GPIO_24XX:
  1730. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1731. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1732. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1733. break;
  1734. #endif
  1735. #ifdef CONFIG_ARCH_OMAP4
  1736. case METHOD_GPIO_24XX:
  1737. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1738. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1739. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1740. break;
  1741. #endif
  1742. default:
  1743. continue;
  1744. }
  1745. spin_lock_irqsave(&bank->lock, flags);
  1746. bank->saved_wakeup = __raw_readl(wake_status);
  1747. __raw_writel(0xffffffff, wake_clear);
  1748. __raw_writel(bank->suspend_wakeup, wake_set);
  1749. spin_unlock_irqrestore(&bank->lock, flags);
  1750. }
  1751. return 0;
  1752. }
  1753. static int omap_gpio_resume(struct sys_device *dev)
  1754. {
  1755. int i;
  1756. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1757. return 0;
  1758. for (i = 0; i < gpio_bank_count; i++) {
  1759. struct gpio_bank *bank = &gpio_bank[i];
  1760. void __iomem *wake_clear;
  1761. void __iomem *wake_set;
  1762. unsigned long flags;
  1763. switch (bank->method) {
  1764. #ifdef CONFIG_ARCH_OMAP16XX
  1765. case METHOD_GPIO_1610:
  1766. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1767. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1768. break;
  1769. #endif
  1770. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1771. case METHOD_GPIO_24XX:
  1772. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1773. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1774. break;
  1775. #endif
  1776. #ifdef CONFIG_ARCH_OMAP4
  1777. case METHOD_GPIO_24XX:
  1778. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1779. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1780. break;
  1781. #endif
  1782. default:
  1783. continue;
  1784. }
  1785. spin_lock_irqsave(&bank->lock, flags);
  1786. __raw_writel(0xffffffff, wake_clear);
  1787. __raw_writel(bank->saved_wakeup, wake_set);
  1788. spin_unlock_irqrestore(&bank->lock, flags);
  1789. }
  1790. return 0;
  1791. }
  1792. static struct sysdev_class omap_gpio_sysclass = {
  1793. .name = "gpio",
  1794. .suspend = omap_gpio_suspend,
  1795. .resume = omap_gpio_resume,
  1796. };
  1797. static struct sys_device omap_gpio_device = {
  1798. .id = 0,
  1799. .cls = &omap_gpio_sysclass,
  1800. };
  1801. #endif
  1802. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1803. defined(CONFIG_ARCH_OMAP4)
  1804. static int workaround_enabled;
  1805. void omap2_gpio_prepare_for_retention(void)
  1806. {
  1807. int i, c = 0;
  1808. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1809. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1810. for (i = 0; i < gpio_bank_count; i++) {
  1811. struct gpio_bank *bank = &gpio_bank[i];
  1812. u32 l1, l2;
  1813. if (!(bank->enabled_non_wakeup_gpios))
  1814. continue;
  1815. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1816. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1817. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1818. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1819. #endif
  1820. #ifdef CONFIG_ARCH_OMAP4
  1821. bank->saved_datain = __raw_readl(bank->base +
  1822. OMAP4_GPIO_DATAIN);
  1823. l1 = __raw_readl(bank->base + OMAP4_GPIO_FALLINGDETECT);
  1824. l2 = __raw_readl(bank->base + OMAP4_GPIO_RISINGDETECT);
  1825. #endif
  1826. bank->saved_fallingdetect = l1;
  1827. bank->saved_risingdetect = l2;
  1828. l1 &= ~bank->enabled_non_wakeup_gpios;
  1829. l2 &= ~bank->enabled_non_wakeup_gpios;
  1830. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1831. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1832. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1833. #endif
  1834. #ifdef CONFIG_ARCH_OMAP4
  1835. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1836. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1837. #endif
  1838. c++;
  1839. }
  1840. if (!c) {
  1841. workaround_enabled = 0;
  1842. return;
  1843. }
  1844. workaround_enabled = 1;
  1845. }
  1846. void omap2_gpio_resume_after_retention(void)
  1847. {
  1848. int i;
  1849. if (!workaround_enabled)
  1850. return;
  1851. for (i = 0; i < gpio_bank_count; i++) {
  1852. struct gpio_bank *bank = &gpio_bank[i];
  1853. u32 l, gen, gen0, gen1;
  1854. if (!(bank->enabled_non_wakeup_gpios))
  1855. continue;
  1856. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1857. __raw_writel(bank->saved_fallingdetect,
  1858. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1859. __raw_writel(bank->saved_risingdetect,
  1860. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1861. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1862. #endif
  1863. #ifdef CONFIG_ARCH_OMAP4
  1864. __raw_writel(bank->saved_fallingdetect,
  1865. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1866. __raw_writel(bank->saved_risingdetect,
  1867. bank->base + OMAP4_GPIO_RISINGDETECT);
  1868. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1869. #endif
  1870. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1871. * state. If so, generate an IRQ by software. This is
  1872. * horribly racy, but it's the best we can do to work around
  1873. * this silicon bug. */
  1874. l ^= bank->saved_datain;
  1875. l &= bank->non_wakeup_gpios;
  1876. /*
  1877. * No need to generate IRQs for the rising edge for gpio IRQs
  1878. * configured with falling edge only; and vice versa.
  1879. */
  1880. gen0 = l & bank->saved_fallingdetect;
  1881. gen0 &= bank->saved_datain;
  1882. gen1 = l & bank->saved_risingdetect;
  1883. gen1 &= ~(bank->saved_datain);
  1884. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1885. gen = l & (~(bank->saved_fallingdetect) &
  1886. ~(bank->saved_risingdetect));
  1887. /* Consider all GPIO IRQs needed to be updated */
  1888. gen |= gen0 | gen1;
  1889. if (gen) {
  1890. u32 old0, old1;
  1891. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1892. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1893. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1894. __raw_writel(old0 | gen, bank->base +
  1895. OMAP24XX_GPIO_LEVELDETECT0);
  1896. __raw_writel(old1 | gen, bank->base +
  1897. OMAP24XX_GPIO_LEVELDETECT1);
  1898. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1899. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1900. #endif
  1901. #ifdef CONFIG_ARCH_OMAP4
  1902. old0 = __raw_readl(bank->base +
  1903. OMAP4_GPIO_LEVELDETECT0);
  1904. old1 = __raw_readl(bank->base +
  1905. OMAP4_GPIO_LEVELDETECT1);
  1906. __raw_writel(old0 | l, bank->base +
  1907. OMAP4_GPIO_LEVELDETECT0);
  1908. __raw_writel(old1 | l, bank->base +
  1909. OMAP4_GPIO_LEVELDETECT1);
  1910. __raw_writel(old0, bank->base +
  1911. OMAP4_GPIO_LEVELDETECT0);
  1912. __raw_writel(old1, bank->base +
  1913. OMAP4_GPIO_LEVELDETECT1);
  1914. #endif
  1915. }
  1916. }
  1917. }
  1918. #endif
  1919. #ifdef CONFIG_ARCH_OMAP34XX
  1920. /* save the registers of bank 2-6 */
  1921. void omap_gpio_save_context(void)
  1922. {
  1923. int i;
  1924. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1925. for (i = 1; i < gpio_bank_count; i++) {
  1926. struct gpio_bank *bank = &gpio_bank[i];
  1927. gpio_context[i].sysconfig =
  1928. __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1929. gpio_context[i].irqenable1 =
  1930. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1931. gpio_context[i].irqenable2 =
  1932. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1933. gpio_context[i].wake_en =
  1934. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1935. gpio_context[i].ctrl =
  1936. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1937. gpio_context[i].oe =
  1938. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1939. gpio_context[i].leveldetect0 =
  1940. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1941. gpio_context[i].leveldetect1 =
  1942. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1943. gpio_context[i].risingdetect =
  1944. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1945. gpio_context[i].fallingdetect =
  1946. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1947. gpio_context[i].dataout =
  1948. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1949. gpio_context[i].setwkuena =
  1950. __raw_readl(bank->base + OMAP24XX_GPIO_SETWKUENA);
  1951. gpio_context[i].setdataout =
  1952. __raw_readl(bank->base + OMAP24XX_GPIO_SETDATAOUT);
  1953. }
  1954. }
  1955. /* restore the required registers of bank 2-6 */
  1956. void omap_gpio_restore_context(void)
  1957. {
  1958. int i;
  1959. for (i = 1; i < gpio_bank_count; i++) {
  1960. struct gpio_bank *bank = &gpio_bank[i];
  1961. __raw_writel(gpio_context[i].sysconfig,
  1962. bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1963. __raw_writel(gpio_context[i].irqenable1,
  1964. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1965. __raw_writel(gpio_context[i].irqenable2,
  1966. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1967. __raw_writel(gpio_context[i].wake_en,
  1968. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1969. __raw_writel(gpio_context[i].ctrl,
  1970. bank->base + OMAP24XX_GPIO_CTRL);
  1971. __raw_writel(gpio_context[i].oe,
  1972. bank->base + OMAP24XX_GPIO_OE);
  1973. __raw_writel(gpio_context[i].leveldetect0,
  1974. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1975. __raw_writel(gpio_context[i].leveldetect1,
  1976. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1977. __raw_writel(gpio_context[i].risingdetect,
  1978. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1979. __raw_writel(gpio_context[i].fallingdetect,
  1980. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1981. __raw_writel(gpio_context[i].dataout,
  1982. bank->base + OMAP24XX_GPIO_DATAOUT);
  1983. __raw_writel(gpio_context[i].setwkuena,
  1984. bank->base + OMAP24XX_GPIO_SETWKUENA);
  1985. __raw_writel(gpio_context[i].setdataout,
  1986. bank->base + OMAP24XX_GPIO_SETDATAOUT);
  1987. }
  1988. }
  1989. #endif
  1990. /*
  1991. * This may get called early from board specific init
  1992. * for boards that have interrupts routed via FPGA.
  1993. */
  1994. int __init omap_gpio_init(void)
  1995. {
  1996. if (!initialized)
  1997. return _omap_gpio_init();
  1998. else
  1999. return 0;
  2000. }
  2001. static int __init omap_gpio_sysinit(void)
  2002. {
  2003. int ret = 0;
  2004. if (!initialized)
  2005. ret = _omap_gpio_init();
  2006. mpuio_init();
  2007. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  2008. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  2009. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  2010. if (ret == 0) {
  2011. ret = sysdev_class_register(&omap_gpio_sysclass);
  2012. if (ret == 0)
  2013. ret = sysdev_register(&omap_gpio_device);
  2014. }
  2015. }
  2016. #endif
  2017. return ret;
  2018. }
  2019. arch_initcall(omap_gpio_sysinit);
  2020. #ifdef CONFIG_DEBUG_FS
  2021. #include <linux/debugfs.h>
  2022. #include <linux/seq_file.h>
  2023. static int dbg_gpio_show(struct seq_file *s, void *unused)
  2024. {
  2025. unsigned i, j, gpio;
  2026. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  2027. struct gpio_bank *bank = gpio_bank + i;
  2028. unsigned bankwidth = 16;
  2029. u32 mask = 1;
  2030. if (bank_is_mpuio(bank))
  2031. gpio = OMAP_MPUIO(0);
  2032. else if (cpu_class_is_omap2() || cpu_is_omap7xx())
  2033. bankwidth = 32;
  2034. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  2035. unsigned irq, value, is_in, irqstat;
  2036. const char *label;
  2037. label = gpiochip_is_requested(&bank->chip, j);
  2038. if (!label)
  2039. continue;
  2040. irq = bank->virtual_irq_start + j;
  2041. value = gpio_get_value(gpio);
  2042. is_in = gpio_is_input(bank, mask);
  2043. if (bank_is_mpuio(bank))
  2044. seq_printf(s, "MPUIO %2d ", j);
  2045. else
  2046. seq_printf(s, "GPIO %3d ", gpio);
  2047. seq_printf(s, "(%-20.20s): %s %s",
  2048. label,
  2049. is_in ? "in " : "out",
  2050. value ? "hi" : "lo");
  2051. /* FIXME for at least omap2, show pullup/pulldown state */
  2052. irqstat = irq_desc[irq].status;
  2053. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  2054. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  2055. if (is_in && ((bank->suspend_wakeup & mask)
  2056. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  2057. char *trigger = NULL;
  2058. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  2059. case IRQ_TYPE_EDGE_FALLING:
  2060. trigger = "falling";
  2061. break;
  2062. case IRQ_TYPE_EDGE_RISING:
  2063. trigger = "rising";
  2064. break;
  2065. case IRQ_TYPE_EDGE_BOTH:
  2066. trigger = "bothedge";
  2067. break;
  2068. case IRQ_TYPE_LEVEL_LOW:
  2069. trigger = "low";
  2070. break;
  2071. case IRQ_TYPE_LEVEL_HIGH:
  2072. trigger = "high";
  2073. break;
  2074. case IRQ_TYPE_NONE:
  2075. trigger = "(?)";
  2076. break;
  2077. }
  2078. seq_printf(s, ", irq-%d %-8s%s",
  2079. irq, trigger,
  2080. (bank->suspend_wakeup & mask)
  2081. ? " wakeup" : "");
  2082. }
  2083. #endif
  2084. seq_printf(s, "\n");
  2085. }
  2086. if (bank_is_mpuio(bank)) {
  2087. seq_printf(s, "\n");
  2088. gpio = 0;
  2089. }
  2090. }
  2091. return 0;
  2092. }
  2093. static int dbg_gpio_open(struct inode *inode, struct file *file)
  2094. {
  2095. return single_open(file, dbg_gpio_show, &inode->i_private);
  2096. }
  2097. static const struct file_operations debug_fops = {
  2098. .open = dbg_gpio_open,
  2099. .read = seq_read,
  2100. .llseek = seq_lseek,
  2101. .release = single_release,
  2102. };
  2103. static int __init omap_gpio_debuginit(void)
  2104. {
  2105. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  2106. NULL, NULL, &debug_fops);
  2107. return 0;
  2108. }
  2109. late_initcall(omap_gpio_debuginit);
  2110. #endif