tlb-v7.S 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /*
  2. * linux/arch/arm/mm/tlb-v7.S
  3. *
  4. * Copyright (C) 1997-2002 Russell King
  5. * Modified for ARMv7 by Catalin Marinas
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * ARM architecture version 6 TLB handling functions.
  12. * These assume a split I/D TLB.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/linkage.h>
  16. #include <asm/asm-offsets.h>
  17. #include <asm/page.h>
  18. #include <asm/tlbflush.h>
  19. #include "proc-macros.S"
  20. /*
  21. * v7wbi_flush_user_tlb_range(start, end, vma)
  22. *
  23. * Invalidate a range of TLB entries in the specified address space.
  24. *
  25. * - start - start address (may not be aligned)
  26. * - end - end address (exclusive, may not be aligned)
  27. * - vma - vma_struct describing address range
  28. *
  29. * It is assumed that:
  30. * - the "Invalidate single entry" instruction will invalidate
  31. * both the I and the D TLBs on Harvard-style TLBs
  32. */
  33. ENTRY(v7wbi_flush_user_tlb_range)
  34. vma_vm_mm r3, r2 @ get vma->vm_mm
  35. mmid r3, r3 @ get vm_mm->context.id
  36. dsb
  37. mov r0, r0, lsr #PAGE_SHIFT @ align address
  38. mov r1, r1, lsr #PAGE_SHIFT
  39. asid r3, r3 @ mask ASID
  40. orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA
  41. mov r1, r1, lsl #PAGE_SHIFT
  42. 1:
  43. #ifdef CONFIG_SMP
  44. mcr p15, 0, r0, c8, c3, 1 @ TLB invalidate U MVA (shareable)
  45. #else
  46. mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate U MVA
  47. #endif
  48. add r0, r0, #PAGE_SZ
  49. cmp r0, r1
  50. blo 1b
  51. mov ip, #0
  52. mcr p15, 0, ip, c7, c5, 6 @ flush BTAC/BTB
  53. dsb
  54. mov pc, lr
  55. ENDPROC(v7wbi_flush_user_tlb_range)
  56. /*
  57. * v7wbi_flush_kern_tlb_range(start,end)
  58. *
  59. * Invalidate a range of kernel TLB entries
  60. *
  61. * - start - start address (may not be aligned)
  62. * - end - end address (exclusive, may not be aligned)
  63. */
  64. ENTRY(v7wbi_flush_kern_tlb_range)
  65. dsb
  66. mov r0, r0, lsr #PAGE_SHIFT @ align address
  67. mov r1, r1, lsr #PAGE_SHIFT
  68. mov r0, r0, lsl #PAGE_SHIFT
  69. mov r1, r1, lsl #PAGE_SHIFT
  70. 1:
  71. #ifdef CONFIG_SMP
  72. mcr p15, 0, r0, c8, c3, 1 @ TLB invalidate U MVA (shareable)
  73. #else
  74. mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate U MVA
  75. #endif
  76. add r0, r0, #PAGE_SZ
  77. cmp r0, r1
  78. blo 1b
  79. mov r2, #0
  80. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  81. dsb
  82. isb
  83. mov pc, lr
  84. ENDPROC(v7wbi_flush_kern_tlb_range)
  85. __INIT
  86. .type v7wbi_tlb_fns, #object
  87. ENTRY(v7wbi_tlb_fns)
  88. .long v7wbi_flush_user_tlb_range
  89. .long v7wbi_flush_kern_tlb_range
  90. .long v7wbi_tlb_flags
  91. .size v7wbi_tlb_fns, . - v7wbi_tlb_fns