proc-arm1020e.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * linux/arch/arm/mm/proc-arm1020e.S: MMU functions for ARM1020
  3. *
  4. * Copyright (C) 2000 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  6. * hacked for non-paged-MM by Hyok S. Choi, 2003.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. *
  23. * These are the low level assembler for performing cache and TLB
  24. * functions on the arm1020e.
  25. *
  26. * CONFIG_CPU_ARM1020_CPU_IDLE -> nohlt
  27. */
  28. #include <linux/linkage.h>
  29. #include <linux/init.h>
  30. #include <asm/assembler.h>
  31. #include <asm/asm-offsets.h>
  32. #include <asm/hwcap.h>
  33. #include <asm/pgtable-hwdef.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/ptrace.h>
  36. #include "proc-macros.S"
  37. /*
  38. * This is the maximum size of an area which will be invalidated
  39. * using the single invalidate entry instructions. Anything larger
  40. * than this, and we go for the whole cache.
  41. *
  42. * This value should be chosen such that we choose the cheapest
  43. * alternative.
  44. */
  45. #define MAX_AREA_SIZE 32768
  46. /*
  47. * The size of one data cache line.
  48. */
  49. #define CACHE_DLINESIZE 32
  50. /*
  51. * The number of data cache segments.
  52. */
  53. #define CACHE_DSEGMENTS 16
  54. /*
  55. * The number of lines in a cache segment.
  56. */
  57. #define CACHE_DENTRIES 64
  58. /*
  59. * This is the size at which it becomes more efficient to
  60. * clean the whole cache, rather than using the individual
  61. * cache line maintainence instructions.
  62. */
  63. #define CACHE_DLIMIT 32768
  64. .text
  65. /*
  66. * cpu_arm1020e_proc_init()
  67. */
  68. ENTRY(cpu_arm1020e_proc_init)
  69. mov pc, lr
  70. /*
  71. * cpu_arm1020e_proc_fin()
  72. */
  73. ENTRY(cpu_arm1020e_proc_fin)
  74. stmfd sp!, {lr}
  75. mov ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
  76. msr cpsr_c, ip
  77. bl arm1020e_flush_kern_cache_all
  78. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  79. bic r0, r0, #0x1000 @ ...i............
  80. bic r0, r0, #0x000e @ ............wca.
  81. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  82. ldmfd sp!, {pc}
  83. /*
  84. * cpu_arm1020e_reset(loc)
  85. *
  86. * Perform a soft reset of the system. Put the CPU into the
  87. * same state as it would be if it had been reset, and branch
  88. * to what would be the reset vector.
  89. *
  90. * loc: location to jump to for soft reset
  91. */
  92. .align 5
  93. ENTRY(cpu_arm1020e_reset)
  94. mov ip, #0
  95. mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
  96. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  97. #ifdef CONFIG_MMU
  98. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  99. #endif
  100. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  101. bic ip, ip, #0x000f @ ............wcam
  102. bic ip, ip, #0x1100 @ ...i...s........
  103. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  104. mov pc, r0
  105. /*
  106. * cpu_arm1020e_do_idle()
  107. */
  108. .align 5
  109. ENTRY(cpu_arm1020e_do_idle)
  110. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  111. mov pc, lr
  112. /* ================================= CACHE ================================ */
  113. .align 5
  114. /*
  115. * flush_user_cache_all()
  116. *
  117. * Invalidate all cache entries in a particular address
  118. * space.
  119. */
  120. ENTRY(arm1020e_flush_user_cache_all)
  121. /* FALLTHROUGH */
  122. /*
  123. * flush_kern_cache_all()
  124. *
  125. * Clean and invalidate the entire cache.
  126. */
  127. ENTRY(arm1020e_flush_kern_cache_all)
  128. mov r2, #VM_EXEC
  129. mov ip, #0
  130. __flush_whole_cache:
  131. #ifndef CONFIG_CPU_DCACHE_DISABLE
  132. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  133. mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 16 segments
  134. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
  135. 2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
  136. subs r3, r3, #1 << 26
  137. bcs 2b @ entries 63 to 0
  138. subs r1, r1, #1 << 5
  139. bcs 1b @ segments 15 to 0
  140. #endif
  141. tst r2, #VM_EXEC
  142. #ifndef CONFIG_CPU_ICACHE_DISABLE
  143. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  144. #endif
  145. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  146. mov pc, lr
  147. /*
  148. * flush_user_cache_range(start, end, flags)
  149. *
  150. * Invalidate a range of cache entries in the specified
  151. * address space.
  152. *
  153. * - start - start address (inclusive)
  154. * - end - end address (exclusive)
  155. * - flags - vm_flags for this space
  156. */
  157. ENTRY(arm1020e_flush_user_cache_range)
  158. mov ip, #0
  159. sub r3, r1, r0 @ calculate total size
  160. cmp r3, #CACHE_DLIMIT
  161. bhs __flush_whole_cache
  162. #ifndef CONFIG_CPU_DCACHE_DISABLE
  163. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  164. add r0, r0, #CACHE_DLINESIZE
  165. cmp r0, r1
  166. blo 1b
  167. #endif
  168. tst r2, #VM_EXEC
  169. #ifndef CONFIG_CPU_ICACHE_DISABLE
  170. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  171. #endif
  172. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  173. mov pc, lr
  174. /*
  175. * coherent_kern_range(start, end)
  176. *
  177. * Ensure coherency between the Icache and the Dcache in the
  178. * region described by start. If you have non-snooping
  179. * Harvard caches, you need to implement this function.
  180. *
  181. * - start - virtual start address
  182. * - end - virtual end address
  183. */
  184. ENTRY(arm1020e_coherent_kern_range)
  185. /* FALLTHROUGH */
  186. /*
  187. * coherent_user_range(start, end)
  188. *
  189. * Ensure coherency between the Icache and the Dcache in the
  190. * region described by start. If you have non-snooping
  191. * Harvard caches, you need to implement this function.
  192. *
  193. * - start - virtual start address
  194. * - end - virtual end address
  195. */
  196. ENTRY(arm1020e_coherent_user_range)
  197. mov ip, #0
  198. bic r0, r0, #CACHE_DLINESIZE - 1
  199. 1:
  200. #ifndef CONFIG_CPU_DCACHE_DISABLE
  201. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  202. #endif
  203. #ifndef CONFIG_CPU_ICACHE_DISABLE
  204. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  205. #endif
  206. add r0, r0, #CACHE_DLINESIZE
  207. cmp r0, r1
  208. blo 1b
  209. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  210. mov pc, lr
  211. /*
  212. * flush_kern_dcache_area(void *addr, size_t size)
  213. *
  214. * Ensure no D cache aliasing occurs, either with itself or
  215. * the I cache
  216. *
  217. * - addr - kernel address
  218. * - size - region size
  219. */
  220. ENTRY(arm1020e_flush_kern_dcache_area)
  221. mov ip, #0
  222. #ifndef CONFIG_CPU_DCACHE_DISABLE
  223. add r1, r0, r1
  224. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  225. add r0, r0, #CACHE_DLINESIZE
  226. cmp r0, r1
  227. blo 1b
  228. #endif
  229. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  230. mov pc, lr
  231. /*
  232. * dma_inv_range(start, end)
  233. *
  234. * Invalidate (discard) the specified virtual address range.
  235. * May not write back any entries. If 'start' or 'end'
  236. * are not cache line aligned, those lines must be written
  237. * back.
  238. *
  239. * - start - virtual start address
  240. * - end - virtual end address
  241. *
  242. * (same as v4wb)
  243. */
  244. ENTRY(arm1020e_dma_inv_range)
  245. mov ip, #0
  246. #ifndef CONFIG_CPU_DCACHE_DISABLE
  247. tst r0, #CACHE_DLINESIZE - 1
  248. bic r0, r0, #CACHE_DLINESIZE - 1
  249. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  250. tst r1, #CACHE_DLINESIZE - 1
  251. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  252. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  253. add r0, r0, #CACHE_DLINESIZE
  254. cmp r0, r1
  255. blo 1b
  256. #endif
  257. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  258. mov pc, lr
  259. /*
  260. * dma_clean_range(start, end)
  261. *
  262. * Clean the specified virtual address range.
  263. *
  264. * - start - virtual start address
  265. * - end - virtual end address
  266. *
  267. * (same as v4wb)
  268. */
  269. ENTRY(arm1020e_dma_clean_range)
  270. mov ip, #0
  271. #ifndef CONFIG_CPU_DCACHE_DISABLE
  272. bic r0, r0, #CACHE_DLINESIZE - 1
  273. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  274. add r0, r0, #CACHE_DLINESIZE
  275. cmp r0, r1
  276. blo 1b
  277. #endif
  278. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  279. mov pc, lr
  280. /*
  281. * dma_flush_range(start, end)
  282. *
  283. * Clean and invalidate the specified virtual address range.
  284. *
  285. * - start - virtual start address
  286. * - end - virtual end address
  287. */
  288. ENTRY(arm1020e_dma_flush_range)
  289. mov ip, #0
  290. #ifndef CONFIG_CPU_DCACHE_DISABLE
  291. bic r0, r0, #CACHE_DLINESIZE - 1
  292. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  293. add r0, r0, #CACHE_DLINESIZE
  294. cmp r0, r1
  295. blo 1b
  296. #endif
  297. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  298. mov pc, lr
  299. ENTRY(arm1020e_cache_fns)
  300. .long arm1020e_flush_kern_cache_all
  301. .long arm1020e_flush_user_cache_all
  302. .long arm1020e_flush_user_cache_range
  303. .long arm1020e_coherent_kern_range
  304. .long arm1020e_coherent_user_range
  305. .long arm1020e_flush_kern_dcache_area
  306. .long arm1020e_dma_inv_range
  307. .long arm1020e_dma_clean_range
  308. .long arm1020e_dma_flush_range
  309. .align 5
  310. ENTRY(cpu_arm1020e_dcache_clean_area)
  311. #ifndef CONFIG_CPU_DCACHE_DISABLE
  312. mov ip, #0
  313. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  314. add r0, r0, #CACHE_DLINESIZE
  315. subs r1, r1, #CACHE_DLINESIZE
  316. bhi 1b
  317. #endif
  318. mov pc, lr
  319. /* =============================== PageTable ============================== */
  320. /*
  321. * cpu_arm1020e_switch_mm(pgd)
  322. *
  323. * Set the translation base pointer to be as described by pgd.
  324. *
  325. * pgd: new page tables
  326. */
  327. .align 5
  328. ENTRY(cpu_arm1020e_switch_mm)
  329. #ifdef CONFIG_MMU
  330. #ifndef CONFIG_CPU_DCACHE_DISABLE
  331. mcr p15, 0, r3, c7, c10, 4
  332. mov r1, #0xF @ 16 segments
  333. 1: mov r3, #0x3F @ 64 entries
  334. 2: mov ip, r3, LSL #26 @ shift up entry
  335. orr ip, ip, r1, LSL #5 @ shift in/up index
  336. mcr p15, 0, ip, c7, c14, 2 @ Clean & Inval DCache entry
  337. mov ip, #0
  338. subs r3, r3, #1
  339. cmp r3, #0
  340. bge 2b @ entries 3F to 0
  341. subs r1, r1, #1
  342. cmp r1, #0
  343. bge 1b @ segments 15 to 0
  344. #endif
  345. mov r1, #0
  346. #ifndef CONFIG_CPU_ICACHE_DISABLE
  347. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  348. #endif
  349. mcr p15, 0, r1, c7, c10, 4 @ drain WB
  350. mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
  351. mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs
  352. #endif
  353. mov pc, lr
  354. /*
  355. * cpu_arm1020e_set_pte(ptep, pte)
  356. *
  357. * Set a PTE and flush it out
  358. */
  359. .align 5
  360. ENTRY(cpu_arm1020e_set_pte_ext)
  361. #ifdef CONFIG_MMU
  362. armv3_set_pte_ext
  363. mov r0, r0
  364. #ifndef CONFIG_CPU_DCACHE_DISABLE
  365. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  366. #endif
  367. #endif /* CONFIG_MMU */
  368. mov pc, lr
  369. __INIT
  370. .type __arm1020e_setup, #function
  371. __arm1020e_setup:
  372. mov r0, #0
  373. mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
  374. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
  375. #ifdef CONFIG_MMU
  376. mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
  377. #endif
  378. adr r5, arm1020e_crval
  379. ldmia r5, {r5, r6}
  380. mrc p15, 0, r0, c1, c0 @ get control register v4
  381. bic r0, r0, r5
  382. orr r0, r0, r6
  383. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  384. orr r0, r0, #0x4000 @ .R.. .... .... ....
  385. #endif
  386. mov pc, lr
  387. .size __arm1020e_setup, . - __arm1020e_setup
  388. /*
  389. * R
  390. * .RVI ZFRS BLDP WCAM
  391. * .011 1001 ..11 0101
  392. */
  393. .type arm1020e_crval, #object
  394. arm1020e_crval:
  395. crval clear=0x00007f3f, mmuset=0x00003935, ucset=0x00001930
  396. __INITDATA
  397. /*
  398. * Purpose : Function pointers used to access above functions - all calls
  399. * come through these
  400. */
  401. .type arm1020e_processor_functions, #object
  402. arm1020e_processor_functions:
  403. .word v4t_early_abort
  404. .word legacy_pabort
  405. .word cpu_arm1020e_proc_init
  406. .word cpu_arm1020e_proc_fin
  407. .word cpu_arm1020e_reset
  408. .word cpu_arm1020e_do_idle
  409. .word cpu_arm1020e_dcache_clean_area
  410. .word cpu_arm1020e_switch_mm
  411. .word cpu_arm1020e_set_pte_ext
  412. .size arm1020e_processor_functions, . - arm1020e_processor_functions
  413. .section ".rodata"
  414. .type cpu_arch_name, #object
  415. cpu_arch_name:
  416. .asciz "armv5te"
  417. .size cpu_arch_name, . - cpu_arch_name
  418. .type cpu_elf_name, #object
  419. cpu_elf_name:
  420. .asciz "v5"
  421. .size cpu_elf_name, . - cpu_elf_name
  422. .type cpu_arm1020e_name, #object
  423. cpu_arm1020e_name:
  424. .asciz "ARM1020E"
  425. .size cpu_arm1020e_name, . - cpu_arm1020e_name
  426. .align
  427. .section ".proc.info.init", #alloc, #execinstr
  428. .type __arm1020e_proc_info,#object
  429. __arm1020e_proc_info:
  430. .long 0x4105a200 @ ARM 1020TE (Architecture v5TE)
  431. .long 0xff0ffff0
  432. .long PMD_TYPE_SECT | \
  433. PMD_BIT4 | \
  434. PMD_SECT_AP_WRITE | \
  435. PMD_SECT_AP_READ
  436. .long PMD_TYPE_SECT | \
  437. PMD_BIT4 | \
  438. PMD_SECT_AP_WRITE | \
  439. PMD_SECT_AP_READ
  440. b __arm1020e_setup
  441. .long cpu_arch_name
  442. .long cpu_elf_name
  443. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_EDSP
  444. .long cpu_arm1020e_name
  445. .long arm1020e_processor_functions
  446. .long v4wbi_tlb_fns
  447. .long v4wb_user_fns
  448. .long arm1020e_cache_fns
  449. .size __arm1020e_proc_info, . - __arm1020e_proc_info