proc-arm1020.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521
  1. /*
  2. * linux/arch/arm/mm/proc-arm1020.S: MMU functions for ARM1020
  3. *
  4. * Copyright (C) 2000 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  6. * hacked for non-paged-MM by Hyok S. Choi, 2003.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. *
  23. * These are the low level assembler for performing cache and TLB
  24. * functions on the arm1020.
  25. *
  26. * CONFIG_CPU_ARM1020_CPU_IDLE -> nohlt
  27. */
  28. #include <linux/linkage.h>
  29. #include <linux/init.h>
  30. #include <asm/assembler.h>
  31. #include <asm/asm-offsets.h>
  32. #include <asm/hwcap.h>
  33. #include <asm/pgtable-hwdef.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/ptrace.h>
  36. #include "proc-macros.S"
  37. /*
  38. * This is the maximum size of an area which will be invalidated
  39. * using the single invalidate entry instructions. Anything larger
  40. * than this, and we go for the whole cache.
  41. *
  42. * This value should be chosen such that we choose the cheapest
  43. * alternative.
  44. */
  45. #define MAX_AREA_SIZE 32768
  46. /*
  47. * The size of one data cache line.
  48. */
  49. #define CACHE_DLINESIZE 32
  50. /*
  51. * The number of data cache segments.
  52. */
  53. #define CACHE_DSEGMENTS 16
  54. /*
  55. * The number of lines in a cache segment.
  56. */
  57. #define CACHE_DENTRIES 64
  58. /*
  59. * This is the size at which it becomes more efficient to
  60. * clean the whole cache, rather than using the individual
  61. * cache line maintainence instructions.
  62. */
  63. #define CACHE_DLIMIT 32768
  64. .text
  65. /*
  66. * cpu_arm1020_proc_init()
  67. */
  68. ENTRY(cpu_arm1020_proc_init)
  69. mov pc, lr
  70. /*
  71. * cpu_arm1020_proc_fin()
  72. */
  73. ENTRY(cpu_arm1020_proc_fin)
  74. stmfd sp!, {lr}
  75. mov ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
  76. msr cpsr_c, ip
  77. bl arm1020_flush_kern_cache_all
  78. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  79. bic r0, r0, #0x1000 @ ...i............
  80. bic r0, r0, #0x000e @ ............wca.
  81. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  82. ldmfd sp!, {pc}
  83. /*
  84. * cpu_arm1020_reset(loc)
  85. *
  86. * Perform a soft reset of the system. Put the CPU into the
  87. * same state as it would be if it had been reset, and branch
  88. * to what would be the reset vector.
  89. *
  90. * loc: location to jump to for soft reset
  91. */
  92. .align 5
  93. ENTRY(cpu_arm1020_reset)
  94. mov ip, #0
  95. mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
  96. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  97. #ifdef CONFIG_MMU
  98. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  99. #endif
  100. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  101. bic ip, ip, #0x000f @ ............wcam
  102. bic ip, ip, #0x1100 @ ...i...s........
  103. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  104. mov pc, r0
  105. /*
  106. * cpu_arm1020_do_idle()
  107. */
  108. .align 5
  109. ENTRY(cpu_arm1020_do_idle)
  110. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  111. mov pc, lr
  112. /* ================================= CACHE ================================ */
  113. .align 5
  114. /*
  115. * flush_user_cache_all()
  116. *
  117. * Invalidate all cache entries in a particular address
  118. * space.
  119. */
  120. ENTRY(arm1020_flush_user_cache_all)
  121. /* FALLTHROUGH */
  122. /*
  123. * flush_kern_cache_all()
  124. *
  125. * Clean and invalidate the entire cache.
  126. */
  127. ENTRY(arm1020_flush_kern_cache_all)
  128. mov r2, #VM_EXEC
  129. mov ip, #0
  130. __flush_whole_cache:
  131. #ifndef CONFIG_CPU_DCACHE_DISABLE
  132. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  133. mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 16 segments
  134. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
  135. 2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
  136. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  137. subs r3, r3, #1 << 26
  138. bcs 2b @ entries 63 to 0
  139. subs r1, r1, #1 << 5
  140. bcs 1b @ segments 15 to 0
  141. #endif
  142. tst r2, #VM_EXEC
  143. #ifndef CONFIG_CPU_ICACHE_DISABLE
  144. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  145. #endif
  146. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  147. mov pc, lr
  148. /*
  149. * flush_user_cache_range(start, end, flags)
  150. *
  151. * Invalidate a range of cache entries in the specified
  152. * address space.
  153. *
  154. * - start - start address (inclusive)
  155. * - end - end address (exclusive)
  156. * - flags - vm_flags for this space
  157. */
  158. ENTRY(arm1020_flush_user_cache_range)
  159. mov ip, #0
  160. sub r3, r1, r0 @ calculate total size
  161. cmp r3, #CACHE_DLIMIT
  162. bhs __flush_whole_cache
  163. #ifndef CONFIG_CPU_DCACHE_DISABLE
  164. mcr p15, 0, ip, c7, c10, 4
  165. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  166. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  167. add r0, r0, #CACHE_DLINESIZE
  168. cmp r0, r1
  169. blo 1b
  170. #endif
  171. tst r2, #VM_EXEC
  172. #ifndef CONFIG_CPU_ICACHE_DISABLE
  173. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  174. #endif
  175. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  176. mov pc, lr
  177. /*
  178. * coherent_kern_range(start, end)
  179. *
  180. * Ensure coherency between the Icache and the Dcache in the
  181. * region described by start. If you have non-snooping
  182. * Harvard caches, you need to implement this function.
  183. *
  184. * - start - virtual start address
  185. * - end - virtual end address
  186. */
  187. ENTRY(arm1020_coherent_kern_range)
  188. /* FALLTRHOUGH */
  189. /*
  190. * coherent_user_range(start, end)
  191. *
  192. * Ensure coherency between the Icache and the Dcache in the
  193. * region described by start. If you have non-snooping
  194. * Harvard caches, you need to implement this function.
  195. *
  196. * - start - virtual start address
  197. * - end - virtual end address
  198. */
  199. ENTRY(arm1020_coherent_user_range)
  200. mov ip, #0
  201. bic r0, r0, #CACHE_DLINESIZE - 1
  202. mcr p15, 0, ip, c7, c10, 4
  203. 1:
  204. #ifndef CONFIG_CPU_DCACHE_DISABLE
  205. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  206. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  207. #endif
  208. #ifndef CONFIG_CPU_ICACHE_DISABLE
  209. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  210. #endif
  211. add r0, r0, #CACHE_DLINESIZE
  212. cmp r0, r1
  213. blo 1b
  214. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  215. mov pc, lr
  216. /*
  217. * flush_kern_dcache_area(void *addr, size_t size)
  218. *
  219. * Ensure no D cache aliasing occurs, either with itself or
  220. * the I cache
  221. *
  222. * - addr - kernel address
  223. * - size - region size
  224. */
  225. ENTRY(arm1020_flush_kern_dcache_area)
  226. mov ip, #0
  227. #ifndef CONFIG_CPU_DCACHE_DISABLE
  228. add r1, r0, r1
  229. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  230. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  231. add r0, r0, #CACHE_DLINESIZE
  232. cmp r0, r1
  233. blo 1b
  234. #endif
  235. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  236. mov pc, lr
  237. /*
  238. * dma_inv_range(start, end)
  239. *
  240. * Invalidate (discard) the specified virtual address range.
  241. * May not write back any entries. If 'start' or 'end'
  242. * are not cache line aligned, those lines must be written
  243. * back.
  244. *
  245. * - start - virtual start address
  246. * - end - virtual end address
  247. *
  248. * (same as v4wb)
  249. */
  250. ENTRY(arm1020_dma_inv_range)
  251. mov ip, #0
  252. #ifndef CONFIG_CPU_DCACHE_DISABLE
  253. tst r0, #CACHE_DLINESIZE - 1
  254. bic r0, r0, #CACHE_DLINESIZE - 1
  255. mcrne p15, 0, ip, c7, c10, 4
  256. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  257. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  258. tst r1, #CACHE_DLINESIZE - 1
  259. mcrne p15, 0, ip, c7, c10, 4
  260. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  261. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  262. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  263. add r0, r0, #CACHE_DLINESIZE
  264. cmp r0, r1
  265. blo 1b
  266. #endif
  267. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  268. mov pc, lr
  269. /*
  270. * dma_clean_range(start, end)
  271. *
  272. * Clean the specified virtual address range.
  273. *
  274. * - start - virtual start address
  275. * - end - virtual end address
  276. *
  277. * (same as v4wb)
  278. */
  279. ENTRY(arm1020_dma_clean_range)
  280. mov ip, #0
  281. #ifndef CONFIG_CPU_DCACHE_DISABLE
  282. bic r0, r0, #CACHE_DLINESIZE - 1
  283. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  284. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  285. add r0, r0, #CACHE_DLINESIZE
  286. cmp r0, r1
  287. blo 1b
  288. #endif
  289. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  290. mov pc, lr
  291. /*
  292. * dma_flush_range(start, end)
  293. *
  294. * Clean and invalidate the specified virtual address range.
  295. *
  296. * - start - virtual start address
  297. * - end - virtual end address
  298. */
  299. ENTRY(arm1020_dma_flush_range)
  300. mov ip, #0
  301. #ifndef CONFIG_CPU_DCACHE_DISABLE
  302. bic r0, r0, #CACHE_DLINESIZE - 1
  303. mcr p15, 0, ip, c7, c10, 4
  304. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  305. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  306. add r0, r0, #CACHE_DLINESIZE
  307. cmp r0, r1
  308. blo 1b
  309. #endif
  310. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  311. mov pc, lr
  312. ENTRY(arm1020_cache_fns)
  313. .long arm1020_flush_kern_cache_all
  314. .long arm1020_flush_user_cache_all
  315. .long arm1020_flush_user_cache_range
  316. .long arm1020_coherent_kern_range
  317. .long arm1020_coherent_user_range
  318. .long arm1020_flush_kern_dcache_area
  319. .long arm1020_dma_inv_range
  320. .long arm1020_dma_clean_range
  321. .long arm1020_dma_flush_range
  322. .align 5
  323. ENTRY(cpu_arm1020_dcache_clean_area)
  324. #ifndef CONFIG_CPU_DCACHE_DISABLE
  325. mov ip, #0
  326. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  327. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  328. add r0, r0, #CACHE_DLINESIZE
  329. subs r1, r1, #CACHE_DLINESIZE
  330. bhi 1b
  331. #endif
  332. mov pc, lr
  333. /* =============================== PageTable ============================== */
  334. /*
  335. * cpu_arm1020_switch_mm(pgd)
  336. *
  337. * Set the translation base pointer to be as described by pgd.
  338. *
  339. * pgd: new page tables
  340. */
  341. .align 5
  342. ENTRY(cpu_arm1020_switch_mm)
  343. #ifdef CONFIG_MMU
  344. #ifndef CONFIG_CPU_DCACHE_DISABLE
  345. mcr p15, 0, r3, c7, c10, 4
  346. mov r1, #0xF @ 16 segments
  347. 1: mov r3, #0x3F @ 64 entries
  348. 2: mov ip, r3, LSL #26 @ shift up entry
  349. orr ip, ip, r1, LSL #5 @ shift in/up index
  350. mcr p15, 0, ip, c7, c14, 2 @ Clean & Inval DCache entry
  351. mov ip, #0
  352. mcr p15, 0, ip, c7, c10, 4
  353. subs r3, r3, #1
  354. cmp r3, #0
  355. bge 2b @ entries 3F to 0
  356. subs r1, r1, #1
  357. cmp r1, #0
  358. bge 1b @ segments 15 to 0
  359. #endif
  360. mov r1, #0
  361. #ifndef CONFIG_CPU_ICACHE_DISABLE
  362. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  363. #endif
  364. mcr p15, 0, r1, c7, c10, 4 @ drain WB
  365. mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
  366. mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs
  367. #endif /* CONFIG_MMU */
  368. mov pc, lr
  369. /*
  370. * cpu_arm1020_set_pte(ptep, pte)
  371. *
  372. * Set a PTE and flush it out
  373. */
  374. .align 5
  375. ENTRY(cpu_arm1020_set_pte_ext)
  376. #ifdef CONFIG_MMU
  377. armv3_set_pte_ext
  378. mov r0, r0
  379. #ifndef CONFIG_CPU_DCACHE_DISABLE
  380. mcr p15, 0, r0, c7, c10, 4
  381. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  382. #endif
  383. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  384. #endif /* CONFIG_MMU */
  385. mov pc, lr
  386. __INIT
  387. .type __arm1020_setup, #function
  388. __arm1020_setup:
  389. mov r0, #0
  390. mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
  391. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
  392. #ifdef CONFIG_MMU
  393. mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
  394. #endif
  395. adr r5, arm1020_crval
  396. ldmia r5, {r5, r6}
  397. mrc p15, 0, r0, c1, c0 @ get control register v4
  398. bic r0, r0, r5
  399. orr r0, r0, r6
  400. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  401. orr r0, r0, #0x4000 @ .R.. .... .... ....
  402. #endif
  403. mov pc, lr
  404. .size __arm1020_setup, . - __arm1020_setup
  405. /*
  406. * R
  407. * .RVI ZFRS BLDP WCAM
  408. * .011 1001 ..11 0101
  409. */
  410. .type arm1020_crval, #object
  411. arm1020_crval:
  412. crval clear=0x0000593f, mmuset=0x00003935, ucset=0x00001930
  413. __INITDATA
  414. /*
  415. * Purpose : Function pointers used to access above functions - all calls
  416. * come through these
  417. */
  418. .type arm1020_processor_functions, #object
  419. arm1020_processor_functions:
  420. .word v4t_early_abort
  421. .word legacy_pabort
  422. .word cpu_arm1020_proc_init
  423. .word cpu_arm1020_proc_fin
  424. .word cpu_arm1020_reset
  425. .word cpu_arm1020_do_idle
  426. .word cpu_arm1020_dcache_clean_area
  427. .word cpu_arm1020_switch_mm
  428. .word cpu_arm1020_set_pte_ext
  429. .size arm1020_processor_functions, . - arm1020_processor_functions
  430. .section ".rodata"
  431. .type cpu_arch_name, #object
  432. cpu_arch_name:
  433. .asciz "armv5t"
  434. .size cpu_arch_name, . - cpu_arch_name
  435. .type cpu_elf_name, #object
  436. cpu_elf_name:
  437. .asciz "v5"
  438. .size cpu_elf_name, . - cpu_elf_name
  439. .type cpu_arm1020_name, #object
  440. cpu_arm1020_name:
  441. .ascii "ARM1020"
  442. #ifndef CONFIG_CPU_ICACHE_DISABLE
  443. .ascii "i"
  444. #endif
  445. #ifndef CONFIG_CPU_DCACHE_DISABLE
  446. .ascii "d"
  447. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  448. .ascii "(wt)"
  449. #else
  450. .ascii "(wb)"
  451. #endif
  452. #endif
  453. #ifndef CONFIG_CPU_BPREDICT_DISABLE
  454. .ascii "B"
  455. #endif
  456. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  457. .ascii "RR"
  458. #endif
  459. .ascii "\0"
  460. .size cpu_arm1020_name, . - cpu_arm1020_name
  461. .align
  462. .section ".proc.info.init", #alloc, #execinstr
  463. .type __arm1020_proc_info,#object
  464. __arm1020_proc_info:
  465. .long 0x4104a200 @ ARM 1020T (Architecture v5T)
  466. .long 0xff0ffff0
  467. .long PMD_TYPE_SECT | \
  468. PMD_SECT_AP_WRITE | \
  469. PMD_SECT_AP_READ
  470. .long PMD_TYPE_SECT | \
  471. PMD_SECT_AP_WRITE | \
  472. PMD_SECT_AP_READ
  473. b __arm1020_setup
  474. .long cpu_arch_name
  475. .long cpu_elf_name
  476. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
  477. .long cpu_arm1020_name
  478. .long arm1020_processor_functions
  479. .long v4wbi_tlb_fns
  480. .long v4wb_user_fns
  481. .long arm1020_cache_fns
  482. .size __arm1020_proc_info, . - __arm1020_proc_info