sdrc.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178
  1. /*
  2. * SMS/SDRC (SDRAM controller) common code for OMAP2/3
  3. *
  4. * Copyright (C) 2005, 2008 Texas Instruments Inc.
  5. * Copyright (C) 2005, 2008 Nokia Corporation
  6. *
  7. * Tony Lindgren <tony@atomide.com>
  8. * Paul Walmsley
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #undef DEBUG
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/device.h>
  19. #include <linux/list.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <plat/common.h>
  25. #include <plat/clock.h>
  26. #include <plat/sram.h>
  27. #include "prm.h"
  28. #include <plat/sdrc.h>
  29. #include "sdrc.h"
  30. static struct omap_sdrc_params *sdrc_init_params_cs0, *sdrc_init_params_cs1;
  31. void __iomem *omap2_sdrc_base;
  32. void __iomem *omap2_sms_base;
  33. struct omap2_sms_regs {
  34. u32 sms_sysconfig;
  35. };
  36. static struct omap2_sms_regs sms_context;
  37. /* SDRC_POWER register bits */
  38. #define SDRC_POWER_EXTCLKDIS_SHIFT 3
  39. #define SDRC_POWER_PWDENA_SHIFT 2
  40. #define SDRC_POWER_PAGEPOLICY_SHIFT 0
  41. /**
  42. * omap2_sms_save_context - Save SMS registers
  43. *
  44. * Save SMS registers that need to be restored after off mode.
  45. */
  46. void omap2_sms_save_context(void)
  47. {
  48. sms_context.sms_sysconfig = sms_read_reg(SMS_SYSCONFIG);
  49. }
  50. /**
  51. * omap2_sms_restore_context - Restore SMS registers
  52. *
  53. * Restore SMS registers that need to be Restored after off mode.
  54. */
  55. void omap2_sms_restore_context(void)
  56. {
  57. sms_write_reg(sms_context.sms_sysconfig, SMS_SYSCONFIG);
  58. }
  59. /**
  60. * omap2_sdrc_get_params - return SDRC register values for a given clock rate
  61. * @r: SDRC clock rate (in Hz)
  62. * @sdrc_cs0: chip select 0 ram timings **
  63. * @sdrc_cs1: chip select 1 ram timings **
  64. *
  65. * Return pre-calculated values for the SDRC_ACTIM_CTRLA,
  66. * SDRC_ACTIM_CTRLB, SDRC_RFR_CTRL and SDRC_MR registers in sdrc_cs[01]
  67. * structs,for a given SDRC clock rate 'r'.
  68. * These parameters control various timing delays in the SDRAM controller
  69. * that are expressed in terms of the number of SDRC clock cycles to
  70. * wait; hence the clock rate dependency.
  71. *
  72. * Supports 2 different timing parameters for both chip selects.
  73. *
  74. * Note 1: the sdrc_init_params_cs[01] must be sorted rate descending.
  75. * Note 2: If sdrc_init_params_cs_1 is not NULL it must be of same size
  76. * as sdrc_init_params_cs_0.
  77. *
  78. * Fills in the struct omap_sdrc_params * for each chip select.
  79. * Returns 0 upon success or -1 upon failure.
  80. */
  81. int omap2_sdrc_get_params(unsigned long r,
  82. struct omap_sdrc_params **sdrc_cs0,
  83. struct omap_sdrc_params **sdrc_cs1)
  84. {
  85. struct omap_sdrc_params *sp0, *sp1;
  86. if (!sdrc_init_params_cs0)
  87. return -1;
  88. sp0 = sdrc_init_params_cs0;
  89. sp1 = sdrc_init_params_cs1;
  90. while (sp0->rate && sp0->rate != r) {
  91. sp0++;
  92. if (sdrc_init_params_cs1)
  93. sp1++;
  94. }
  95. if (!sp0->rate)
  96. return -1;
  97. *sdrc_cs0 = sp0;
  98. *sdrc_cs1 = sp1;
  99. return 0;
  100. }
  101. void __init omap2_set_globals_sdrc(struct omap_globals *omap2_globals)
  102. {
  103. omap2_sdrc_base = omap2_globals->sdrc;
  104. omap2_sms_base = omap2_globals->sms;
  105. }
  106. /**
  107. * omap2_sdrc_init - initialize SMS, SDRC devices on boot
  108. * @sdrc_cs[01]: pointers to a null-terminated list of struct omap_sdrc_params
  109. * Support for 2 chip selects timings
  110. *
  111. * Turn on smart idle modes for SDRAM scheduler and controller.
  112. * Program a known-good configuration for the SDRC to deal with buggy
  113. * bootloaders.
  114. */
  115. void __init omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  116. struct omap_sdrc_params *sdrc_cs1)
  117. {
  118. u32 l;
  119. l = sms_read_reg(SMS_SYSCONFIG);
  120. l &= ~(0x3 << 3);
  121. l |= (0x2 << 3);
  122. sms_write_reg(l, SMS_SYSCONFIG);
  123. l = sdrc_read_reg(SDRC_SYSCONFIG);
  124. l &= ~(0x3 << 3);
  125. l |= (0x2 << 3);
  126. sdrc_write_reg(l, SDRC_SYSCONFIG);
  127. sdrc_init_params_cs0 = sdrc_cs0;
  128. sdrc_init_params_cs1 = sdrc_cs1;
  129. /* XXX Enable SRFRONIDLEREQ here also? */
  130. /*
  131. * PWDENA should not be set due to 34xx erratum 1.150 - PWDENA
  132. * can cause random memory corruption
  133. */
  134. l = (1 << SDRC_POWER_EXTCLKDIS_SHIFT) |
  135. (1 << SDRC_POWER_PAGEPOLICY_SHIFT);
  136. sdrc_write_reg(l, SDRC_POWER);
  137. omap2_sms_save_context();
  138. }
  139. void omap2_sms_write_rot_control(u32 val, unsigned ctx)
  140. {
  141. sms_write_reg(val, SMS_ROT_CONTROL(ctx));
  142. }
  143. void omap2_sms_write_rot_size(u32 val, unsigned ctx)
  144. {
  145. sms_write_reg(val, SMS_ROT_SIZE(ctx));
  146. }
  147. void omap2_sms_write_rot_physical_ba(u32 val, unsigned ctx)
  148. {
  149. sms_write_reg(val, SMS_ROT_PHYSICAL_BA(ctx));
  150. }