prcm.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * linux/arch/arm/mach-omap2/prcm.c
  3. *
  4. * OMAP 24xx Power Reset and Clock Management (PRCM) functions
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. *
  8. * Written by Tony Lindgren <tony.lindgren@nokia.com>
  9. *
  10. * Copyright (C) 2007 Texas Instruments, Inc.
  11. * Rajendra Nayak <rnayak@ti.com>
  12. *
  13. * Some pieces of code Copyright (C) 2005 Texas Instruments, Inc.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <linux/delay.h>
  24. #include <plat/common.h>
  25. #include <plat/prcm.h>
  26. #include <plat/irqs.h>
  27. #include <plat/control.h>
  28. #include "clock.h"
  29. #include "cm.h"
  30. #include "prm.h"
  31. #include "prm-regbits-24xx.h"
  32. static void __iomem *prm_base;
  33. static void __iomem *cm_base;
  34. static void __iomem *cm2_base;
  35. #define MAX_MODULE_ENABLE_WAIT 100000
  36. struct omap3_prcm_regs {
  37. u32 control_padconf_sys_nirq;
  38. u32 iva2_cm_clksel1;
  39. u32 iva2_cm_clksel2;
  40. u32 cm_sysconfig;
  41. u32 sgx_cm_clksel;
  42. u32 wkup_cm_clksel;
  43. u32 dss_cm_clksel;
  44. u32 cam_cm_clksel;
  45. u32 per_cm_clksel;
  46. u32 emu_cm_clksel;
  47. u32 emu_cm_clkstctrl;
  48. u32 pll_cm_autoidle2;
  49. u32 pll_cm_clksel4;
  50. u32 pll_cm_clksel5;
  51. u32 pll_cm_clken;
  52. u32 pll_cm_clken2;
  53. u32 cm_polctrl;
  54. u32 iva2_cm_fclken;
  55. u32 iva2_cm_clken_pll;
  56. u32 core_cm_fclken1;
  57. u32 core_cm_fclken3;
  58. u32 sgx_cm_fclken;
  59. u32 wkup_cm_fclken;
  60. u32 dss_cm_fclken;
  61. u32 cam_cm_fclken;
  62. u32 per_cm_fclken;
  63. u32 usbhost_cm_fclken;
  64. u32 core_cm_iclken1;
  65. u32 core_cm_iclken2;
  66. u32 core_cm_iclken3;
  67. u32 sgx_cm_iclken;
  68. u32 wkup_cm_iclken;
  69. u32 dss_cm_iclken;
  70. u32 cam_cm_iclken;
  71. u32 per_cm_iclken;
  72. u32 usbhost_cm_iclken;
  73. u32 iva2_cm_autiidle2;
  74. u32 mpu_cm_autoidle2;
  75. u32 pll_cm_autoidle;
  76. u32 iva2_cm_clkstctrl;
  77. u32 mpu_cm_clkstctrl;
  78. u32 core_cm_clkstctrl;
  79. u32 sgx_cm_clkstctrl;
  80. u32 dss_cm_clkstctrl;
  81. u32 cam_cm_clkstctrl;
  82. u32 per_cm_clkstctrl;
  83. u32 neon_cm_clkstctrl;
  84. u32 usbhost_cm_clkstctrl;
  85. u32 core_cm_autoidle1;
  86. u32 core_cm_autoidle2;
  87. u32 core_cm_autoidle3;
  88. u32 wkup_cm_autoidle;
  89. u32 dss_cm_autoidle;
  90. u32 cam_cm_autoidle;
  91. u32 per_cm_autoidle;
  92. u32 usbhost_cm_autoidle;
  93. u32 sgx_cm_sleepdep;
  94. u32 dss_cm_sleepdep;
  95. u32 cam_cm_sleepdep;
  96. u32 per_cm_sleepdep;
  97. u32 usbhost_cm_sleepdep;
  98. u32 cm_clkout_ctrl;
  99. u32 prm_clkout_ctrl;
  100. u32 sgx_pm_wkdep;
  101. u32 dss_pm_wkdep;
  102. u32 cam_pm_wkdep;
  103. u32 per_pm_wkdep;
  104. u32 neon_pm_wkdep;
  105. u32 usbhost_pm_wkdep;
  106. u32 core_pm_mpugrpsel1;
  107. u32 iva2_pm_ivagrpsel1;
  108. u32 core_pm_mpugrpsel3;
  109. u32 core_pm_ivagrpsel3;
  110. u32 wkup_pm_mpugrpsel;
  111. u32 wkup_pm_ivagrpsel;
  112. u32 per_pm_mpugrpsel;
  113. u32 per_pm_ivagrpsel;
  114. u32 wkup_pm_wken;
  115. };
  116. struct omap3_prcm_regs prcm_context;
  117. u32 omap_prcm_get_reset_sources(void)
  118. {
  119. /* XXX This presumably needs modification for 34XX */
  120. return prm_read_mod_reg(WKUP_MOD, RM_RSTST) & 0x7f;
  121. }
  122. EXPORT_SYMBOL(omap_prcm_get_reset_sources);
  123. /* Resets clock rates and reboots the system. Only called from system.h */
  124. void omap_prcm_arch_reset(char mode)
  125. {
  126. s16 prcm_offs;
  127. omap2_clk_prepare_for_reboot();
  128. if (cpu_is_omap24xx())
  129. prcm_offs = WKUP_MOD;
  130. else if (cpu_is_omap34xx()) {
  131. u32 l;
  132. prcm_offs = OMAP3430_GR_MOD;
  133. l = ('B' << 24) | ('M' << 16) | mode;
  134. /* Reserve the first word in scratchpad for communicating
  135. * with the boot ROM. A pointer to a data structure
  136. * describing the boot process can be stored there,
  137. * cf. OMAP34xx TRM, Initialization / Software Booting
  138. * Configuration. */
  139. omap_writel(l, OMAP343X_SCRATCHPAD + 4);
  140. } else
  141. WARN_ON(1);
  142. prm_set_mod_reg_bits(OMAP_RST_DPLL3, prcm_offs, RM_RSTCTRL);
  143. }
  144. static inline u32 __omap_prcm_read(void __iomem *base, s16 module, u16 reg)
  145. {
  146. BUG_ON(!base);
  147. return __raw_readl(base + module + reg);
  148. }
  149. static inline void __omap_prcm_write(u32 value, void __iomem *base,
  150. s16 module, u16 reg)
  151. {
  152. BUG_ON(!base);
  153. __raw_writel(value, base + module + reg);
  154. }
  155. /* Read a register in a PRM module */
  156. u32 prm_read_mod_reg(s16 module, u16 idx)
  157. {
  158. return __omap_prcm_read(prm_base, module, idx);
  159. }
  160. /* Write into a register in a PRM module */
  161. void prm_write_mod_reg(u32 val, s16 module, u16 idx)
  162. {
  163. __omap_prcm_write(val, prm_base, module, idx);
  164. }
  165. /* Read-modify-write a register in a PRM module. Caller must lock */
  166. u32 prm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx)
  167. {
  168. u32 v;
  169. v = prm_read_mod_reg(module, idx);
  170. v &= ~mask;
  171. v |= bits;
  172. prm_write_mod_reg(v, module, idx);
  173. return v;
  174. }
  175. /* Read a register in a CM module */
  176. u32 cm_read_mod_reg(s16 module, u16 idx)
  177. {
  178. return __omap_prcm_read(cm_base, module, idx);
  179. }
  180. /* Write into a register in a CM module */
  181. void cm_write_mod_reg(u32 val, s16 module, u16 idx)
  182. {
  183. __omap_prcm_write(val, cm_base, module, idx);
  184. }
  185. /* Read-modify-write a register in a CM module. Caller must lock */
  186. u32 cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx)
  187. {
  188. u32 v;
  189. v = cm_read_mod_reg(module, idx);
  190. v &= ~mask;
  191. v |= bits;
  192. cm_write_mod_reg(v, module, idx);
  193. return v;
  194. }
  195. /**
  196. * omap2_cm_wait_idlest - wait for IDLEST bit to indicate module readiness
  197. * @reg: physical address of module IDLEST register
  198. * @mask: value to mask against to determine if the module is active
  199. * @name: name of the clock (for printk)
  200. *
  201. * Returns 1 if the module indicated readiness in time, or 0 if it
  202. * failed to enable in roughly MAX_MODULE_ENABLE_WAIT microseconds.
  203. */
  204. int omap2_cm_wait_idlest(void __iomem *reg, u32 mask, const char *name)
  205. {
  206. int i = 0;
  207. int ena = 0;
  208. /*
  209. * 24xx uses 0 to indicate not ready, and 1 to indicate ready.
  210. * 34xx reverses this, just to keep us on our toes
  211. */
  212. if (cpu_is_omap24xx())
  213. ena = mask;
  214. else if (cpu_is_omap34xx())
  215. ena = 0;
  216. else
  217. BUG();
  218. /* Wait for lock */
  219. omap_test_timeout(((__raw_readl(reg) & mask) == ena),
  220. MAX_MODULE_ENABLE_WAIT, i);
  221. if (i < MAX_MODULE_ENABLE_WAIT)
  222. pr_debug("cm: Module associated with clock %s ready after %d "
  223. "loops\n", name, i);
  224. else
  225. pr_err("cm: Module associated with clock %s didn't enable in "
  226. "%d tries\n", name, MAX_MODULE_ENABLE_WAIT);
  227. return (i < MAX_MODULE_ENABLE_WAIT) ? 1 : 0;
  228. };
  229. void __init omap2_set_globals_prcm(struct omap_globals *omap2_globals)
  230. {
  231. prm_base = omap2_globals->prm;
  232. cm_base = omap2_globals->cm;
  233. cm2_base = omap2_globals->cm2;
  234. }
  235. #ifdef CONFIG_ARCH_OMAP3
  236. void omap3_prcm_save_context(void)
  237. {
  238. prcm_context.control_padconf_sys_nirq =
  239. omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  240. prcm_context.iva2_cm_clksel1 =
  241. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL1);
  242. prcm_context.iva2_cm_clksel2 =
  243. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
  244. prcm_context.cm_sysconfig = __raw_readl(OMAP3430_CM_SYSCONFIG);
  245. prcm_context.sgx_cm_clksel =
  246. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
  247. prcm_context.wkup_cm_clksel = cm_read_mod_reg(WKUP_MOD, CM_CLKSEL);
  248. prcm_context.dss_cm_clksel =
  249. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
  250. prcm_context.cam_cm_clksel =
  251. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
  252. prcm_context.per_cm_clksel =
  253. cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
  254. prcm_context.emu_cm_clksel =
  255. cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
  256. prcm_context.emu_cm_clkstctrl =
  257. cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSTCTRL);
  258. prcm_context.pll_cm_autoidle2 =
  259. cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
  260. prcm_context.pll_cm_clksel4 =
  261. cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
  262. prcm_context.pll_cm_clksel5 =
  263. cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
  264. prcm_context.pll_cm_clken =
  265. cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  266. prcm_context.pll_cm_clken2 =
  267. cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
  268. prcm_context.cm_polctrl = __raw_readl(OMAP3430_CM_POLCTRL);
  269. prcm_context.iva2_cm_fclken =
  270. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
  271. prcm_context.iva2_cm_clken_pll = cm_read_mod_reg(OMAP3430_IVA2_MOD,
  272. OMAP3430_CM_CLKEN_PLL);
  273. prcm_context.core_cm_fclken1 =
  274. cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  275. prcm_context.core_cm_fclken3 =
  276. cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
  277. prcm_context.sgx_cm_fclken =
  278. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
  279. prcm_context.wkup_cm_fclken =
  280. cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
  281. prcm_context.dss_cm_fclken =
  282. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
  283. prcm_context.cam_cm_fclken =
  284. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
  285. prcm_context.per_cm_fclken =
  286. cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
  287. prcm_context.usbhost_cm_fclken =
  288. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  289. prcm_context.core_cm_iclken1 =
  290. cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
  291. prcm_context.core_cm_iclken2 =
  292. cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
  293. prcm_context.core_cm_iclken3 =
  294. cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
  295. prcm_context.sgx_cm_iclken =
  296. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
  297. prcm_context.wkup_cm_iclken =
  298. cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
  299. prcm_context.dss_cm_iclken =
  300. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
  301. prcm_context.cam_cm_iclken =
  302. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
  303. prcm_context.per_cm_iclken =
  304. cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
  305. prcm_context.usbhost_cm_iclken =
  306. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  307. prcm_context.iva2_cm_autiidle2 =
  308. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  309. prcm_context.mpu_cm_autoidle2 =
  310. cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
  311. prcm_context.pll_cm_autoidle =
  312. cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  313. prcm_context.iva2_cm_clkstctrl =
  314. cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSTCTRL);
  315. prcm_context.mpu_cm_clkstctrl =
  316. cm_read_mod_reg(MPU_MOD, CM_CLKSTCTRL);
  317. prcm_context.core_cm_clkstctrl =
  318. cm_read_mod_reg(CORE_MOD, CM_CLKSTCTRL);
  319. prcm_context.sgx_cm_clkstctrl =
  320. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSTCTRL);
  321. prcm_context.dss_cm_clkstctrl =
  322. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSTCTRL);
  323. prcm_context.cam_cm_clkstctrl =
  324. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSTCTRL);
  325. prcm_context.per_cm_clkstctrl =
  326. cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSTCTRL);
  327. prcm_context.neon_cm_clkstctrl =
  328. cm_read_mod_reg(OMAP3430_NEON_MOD, CM_CLKSTCTRL);
  329. prcm_context.usbhost_cm_clkstctrl =
  330. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_CLKSTCTRL);
  331. prcm_context.core_cm_autoidle1 =
  332. cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
  333. prcm_context.core_cm_autoidle2 =
  334. cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
  335. prcm_context.core_cm_autoidle3 =
  336. cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
  337. prcm_context.wkup_cm_autoidle =
  338. cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
  339. prcm_context.dss_cm_autoidle =
  340. cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
  341. prcm_context.cam_cm_autoidle =
  342. cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
  343. prcm_context.per_cm_autoidle =
  344. cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  345. prcm_context.usbhost_cm_autoidle =
  346. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  347. prcm_context.sgx_cm_sleepdep =
  348. cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP3430_CM_SLEEPDEP);
  349. prcm_context.dss_cm_sleepdep =
  350. cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
  351. prcm_context.cam_cm_sleepdep =
  352. cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
  353. prcm_context.per_cm_sleepdep =
  354. cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
  355. prcm_context.usbhost_cm_sleepdep =
  356. cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  357. prcm_context.cm_clkout_ctrl = cm_read_mod_reg(OMAP3430_CCR_MOD,
  358. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  359. prcm_context.prm_clkout_ctrl = prm_read_mod_reg(OMAP3430_CCR_MOD,
  360. OMAP3_PRM_CLKOUT_CTRL_OFFSET);
  361. prcm_context.sgx_pm_wkdep =
  362. prm_read_mod_reg(OMAP3430ES2_SGX_MOD, PM_WKDEP);
  363. prcm_context.dss_pm_wkdep =
  364. prm_read_mod_reg(OMAP3430_DSS_MOD, PM_WKDEP);
  365. prcm_context.cam_pm_wkdep =
  366. prm_read_mod_reg(OMAP3430_CAM_MOD, PM_WKDEP);
  367. prcm_context.per_pm_wkdep =
  368. prm_read_mod_reg(OMAP3430_PER_MOD, PM_WKDEP);
  369. prcm_context.neon_pm_wkdep =
  370. prm_read_mod_reg(OMAP3430_NEON_MOD, PM_WKDEP);
  371. prcm_context.usbhost_pm_wkdep =
  372. prm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  373. prcm_context.core_pm_mpugrpsel1 =
  374. prm_read_mod_reg(CORE_MOD, OMAP3430_PM_MPUGRPSEL1);
  375. prcm_context.iva2_pm_ivagrpsel1 =
  376. prm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_PM_IVAGRPSEL1);
  377. prcm_context.core_pm_mpugrpsel3 =
  378. prm_read_mod_reg(CORE_MOD, OMAP3430ES2_PM_MPUGRPSEL3);
  379. prcm_context.core_pm_ivagrpsel3 =
  380. prm_read_mod_reg(CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  381. prcm_context.wkup_pm_mpugrpsel =
  382. prm_read_mod_reg(WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  383. prcm_context.wkup_pm_ivagrpsel =
  384. prm_read_mod_reg(WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  385. prcm_context.per_pm_mpugrpsel =
  386. prm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  387. prcm_context.per_pm_ivagrpsel =
  388. prm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  389. prcm_context.wkup_pm_wken = prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  390. return;
  391. }
  392. void omap3_prcm_restore_context(void)
  393. {
  394. omap_ctrl_writel(prcm_context.control_padconf_sys_nirq,
  395. OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  396. cm_write_mod_reg(prcm_context.iva2_cm_clksel1, OMAP3430_IVA2_MOD,
  397. CM_CLKSEL1);
  398. cm_write_mod_reg(prcm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
  399. CM_CLKSEL2);
  400. __raw_writel(prcm_context.cm_sysconfig, OMAP3430_CM_SYSCONFIG);
  401. cm_write_mod_reg(prcm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
  402. CM_CLKSEL);
  403. cm_write_mod_reg(prcm_context.wkup_cm_clksel, WKUP_MOD, CM_CLKSEL);
  404. cm_write_mod_reg(prcm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
  405. CM_CLKSEL);
  406. cm_write_mod_reg(prcm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
  407. CM_CLKSEL);
  408. cm_write_mod_reg(prcm_context.per_cm_clksel, OMAP3430_PER_MOD,
  409. CM_CLKSEL);
  410. cm_write_mod_reg(prcm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
  411. CM_CLKSEL1);
  412. cm_write_mod_reg(prcm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
  413. CM_CLKSTCTRL);
  414. cm_write_mod_reg(prcm_context.pll_cm_autoidle2, PLL_MOD,
  415. CM_AUTOIDLE2);
  416. cm_write_mod_reg(prcm_context.pll_cm_clksel4, PLL_MOD,
  417. OMAP3430ES2_CM_CLKSEL4);
  418. cm_write_mod_reg(prcm_context.pll_cm_clksel5, PLL_MOD,
  419. OMAP3430ES2_CM_CLKSEL5);
  420. cm_write_mod_reg(prcm_context.pll_cm_clken, PLL_MOD, CM_CLKEN);
  421. cm_write_mod_reg(prcm_context.pll_cm_clken2, PLL_MOD,
  422. OMAP3430ES2_CM_CLKEN2);
  423. __raw_writel(prcm_context.cm_polctrl, OMAP3430_CM_POLCTRL);
  424. cm_write_mod_reg(prcm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
  425. CM_FCLKEN);
  426. cm_write_mod_reg(prcm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
  427. OMAP3430_CM_CLKEN_PLL);
  428. cm_write_mod_reg(prcm_context.core_cm_fclken1, CORE_MOD, CM_FCLKEN1);
  429. cm_write_mod_reg(prcm_context.core_cm_fclken3, CORE_MOD,
  430. OMAP3430ES2_CM_FCLKEN3);
  431. cm_write_mod_reg(prcm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
  432. CM_FCLKEN);
  433. cm_write_mod_reg(prcm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
  434. cm_write_mod_reg(prcm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
  435. CM_FCLKEN);
  436. cm_write_mod_reg(prcm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
  437. CM_FCLKEN);
  438. cm_write_mod_reg(prcm_context.per_cm_fclken, OMAP3430_PER_MOD,
  439. CM_FCLKEN);
  440. cm_write_mod_reg(prcm_context.usbhost_cm_fclken,
  441. OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  442. cm_write_mod_reg(prcm_context.core_cm_iclken1, CORE_MOD, CM_ICLKEN1);
  443. cm_write_mod_reg(prcm_context.core_cm_iclken2, CORE_MOD, CM_ICLKEN2);
  444. cm_write_mod_reg(prcm_context.core_cm_iclken3, CORE_MOD, CM_ICLKEN3);
  445. cm_write_mod_reg(prcm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
  446. CM_ICLKEN);
  447. cm_write_mod_reg(prcm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
  448. cm_write_mod_reg(prcm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
  449. CM_ICLKEN);
  450. cm_write_mod_reg(prcm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
  451. CM_ICLKEN);
  452. cm_write_mod_reg(prcm_context.per_cm_iclken, OMAP3430_PER_MOD,
  453. CM_ICLKEN);
  454. cm_write_mod_reg(prcm_context.usbhost_cm_iclken,
  455. OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  456. cm_write_mod_reg(prcm_context.iva2_cm_autiidle2, OMAP3430_IVA2_MOD,
  457. CM_AUTOIDLE2);
  458. cm_write_mod_reg(prcm_context.mpu_cm_autoidle2, MPU_MOD, CM_AUTOIDLE2);
  459. cm_write_mod_reg(prcm_context.pll_cm_autoidle, PLL_MOD, CM_AUTOIDLE);
  460. cm_write_mod_reg(prcm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
  461. CM_CLKSTCTRL);
  462. cm_write_mod_reg(prcm_context.mpu_cm_clkstctrl, MPU_MOD, CM_CLKSTCTRL);
  463. cm_write_mod_reg(prcm_context.core_cm_clkstctrl, CORE_MOD,
  464. CM_CLKSTCTRL);
  465. cm_write_mod_reg(prcm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
  466. CM_CLKSTCTRL);
  467. cm_write_mod_reg(prcm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
  468. CM_CLKSTCTRL);
  469. cm_write_mod_reg(prcm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
  470. CM_CLKSTCTRL);
  471. cm_write_mod_reg(prcm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
  472. CM_CLKSTCTRL);
  473. cm_write_mod_reg(prcm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
  474. CM_CLKSTCTRL);
  475. cm_write_mod_reg(prcm_context.usbhost_cm_clkstctrl,
  476. OMAP3430ES2_USBHOST_MOD, CM_CLKSTCTRL);
  477. cm_write_mod_reg(prcm_context.core_cm_autoidle1, CORE_MOD,
  478. CM_AUTOIDLE1);
  479. cm_write_mod_reg(prcm_context.core_cm_autoidle2, CORE_MOD,
  480. CM_AUTOIDLE2);
  481. cm_write_mod_reg(prcm_context.core_cm_autoidle3, CORE_MOD,
  482. CM_AUTOIDLE3);
  483. cm_write_mod_reg(prcm_context.wkup_cm_autoidle, WKUP_MOD, CM_AUTOIDLE);
  484. cm_write_mod_reg(prcm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
  485. CM_AUTOIDLE);
  486. cm_write_mod_reg(prcm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
  487. CM_AUTOIDLE);
  488. cm_write_mod_reg(prcm_context.per_cm_autoidle, OMAP3430_PER_MOD,
  489. CM_AUTOIDLE);
  490. cm_write_mod_reg(prcm_context.usbhost_cm_autoidle,
  491. OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  492. cm_write_mod_reg(prcm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
  493. OMAP3430_CM_SLEEPDEP);
  494. cm_write_mod_reg(prcm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
  495. OMAP3430_CM_SLEEPDEP);
  496. cm_write_mod_reg(prcm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
  497. OMAP3430_CM_SLEEPDEP);
  498. cm_write_mod_reg(prcm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
  499. OMAP3430_CM_SLEEPDEP);
  500. cm_write_mod_reg(prcm_context.usbhost_cm_sleepdep,
  501. OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  502. cm_write_mod_reg(prcm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
  503. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  504. prm_write_mod_reg(prcm_context.prm_clkout_ctrl, OMAP3430_CCR_MOD,
  505. OMAP3_PRM_CLKOUT_CTRL_OFFSET);
  506. prm_write_mod_reg(prcm_context.sgx_pm_wkdep, OMAP3430ES2_SGX_MOD,
  507. PM_WKDEP);
  508. prm_write_mod_reg(prcm_context.dss_pm_wkdep, OMAP3430_DSS_MOD,
  509. PM_WKDEP);
  510. prm_write_mod_reg(prcm_context.cam_pm_wkdep, OMAP3430_CAM_MOD,
  511. PM_WKDEP);
  512. prm_write_mod_reg(prcm_context.per_pm_wkdep, OMAP3430_PER_MOD,
  513. PM_WKDEP);
  514. prm_write_mod_reg(prcm_context.neon_pm_wkdep, OMAP3430_NEON_MOD,
  515. PM_WKDEP);
  516. prm_write_mod_reg(prcm_context.usbhost_pm_wkdep,
  517. OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  518. prm_write_mod_reg(prcm_context.core_pm_mpugrpsel1, CORE_MOD,
  519. OMAP3430_PM_MPUGRPSEL1);
  520. prm_write_mod_reg(prcm_context.iva2_pm_ivagrpsel1, OMAP3430_IVA2_MOD,
  521. OMAP3430_PM_IVAGRPSEL1);
  522. prm_write_mod_reg(prcm_context.core_pm_mpugrpsel3, CORE_MOD,
  523. OMAP3430ES2_PM_MPUGRPSEL3);
  524. prm_write_mod_reg(prcm_context.core_pm_ivagrpsel3, CORE_MOD,
  525. OMAP3430ES2_PM_IVAGRPSEL3);
  526. prm_write_mod_reg(prcm_context.wkup_pm_mpugrpsel, WKUP_MOD,
  527. OMAP3430_PM_MPUGRPSEL);
  528. prm_write_mod_reg(prcm_context.wkup_pm_ivagrpsel, WKUP_MOD,
  529. OMAP3430_PM_IVAGRPSEL);
  530. prm_write_mod_reg(prcm_context.per_pm_mpugrpsel, OMAP3430_PER_MOD,
  531. OMAP3430_PM_MPUGRPSEL);
  532. prm_write_mod_reg(prcm_context.per_pm_ivagrpsel, OMAP3430_PER_MOD,
  533. OMAP3430_PM_IVAGRPSEL);
  534. prm_write_mod_reg(prcm_context.wkup_pm_wken, WKUP_MOD, PM_WKEN);
  535. return;
  536. }
  537. #endif