pm34xx.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <plat/sram.h>
  29. #include <plat/clockdomain.h>
  30. #include <plat/powerdomain.h>
  31. #include <plat/control.h>
  32. #include <plat/serial.h>
  33. #include <plat/sdrc.h>
  34. #include <plat/prcm.h>
  35. #include <plat/gpmc.h>
  36. #include <plat/dma.h>
  37. #include <plat/dmtimer.h>
  38. #include <asm/tlbflush.h>
  39. #include "cm.h"
  40. #include "cm-regbits-34xx.h"
  41. #include "prm-regbits-34xx.h"
  42. #include "prm.h"
  43. #include "pm.h"
  44. #include "sdrc.h"
  45. /* Scratchpad offsets */
  46. #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
  47. #define OMAP343X_TABLE_VALUE_OFFSET 0x30
  48. #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
  49. u32 enable_off_mode;
  50. u32 sleep_while_idle;
  51. u32 wakeup_timer_seconds;
  52. struct power_state {
  53. struct powerdomain *pwrdm;
  54. u32 next_state;
  55. #ifdef CONFIG_SUSPEND
  56. u32 saved_state;
  57. #endif
  58. struct list_head node;
  59. };
  60. static LIST_HEAD(pwrst_list);
  61. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  62. static int (*_omap_save_secure_sram)(u32 *addr);
  63. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  64. static struct powerdomain *core_pwrdm, *per_pwrdm;
  65. static struct powerdomain *cam_pwrdm;
  66. static inline void omap3_per_save_context(void)
  67. {
  68. omap_gpio_save_context();
  69. }
  70. static inline void omap3_per_restore_context(void)
  71. {
  72. omap_gpio_restore_context();
  73. }
  74. static void omap3_enable_io_chain(void)
  75. {
  76. int timeout = 0;
  77. if (omap_rev() >= OMAP3430_REV_ES3_1) {
  78. prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  79. /* Do a readback to assure write has been done */
  80. prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  81. while (!(prm_read_mod_reg(WKUP_MOD, PM_WKST) &
  82. OMAP3430_ST_IO_CHAIN)) {
  83. timeout++;
  84. if (timeout > 1000) {
  85. printk(KERN_ERR "Wake up daisy chain "
  86. "activation failed.\n");
  87. return;
  88. }
  89. prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN,
  90. WKUP_MOD, PM_WKST);
  91. }
  92. }
  93. }
  94. static void omap3_disable_io_chain(void)
  95. {
  96. if (omap_rev() >= OMAP3430_REV_ES3_1)
  97. prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  98. }
  99. static void omap3_core_save_context(void)
  100. {
  101. u32 control_padconf_off;
  102. /* Save the padconf registers */
  103. control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  104. control_padconf_off |= START_PADCONF_SAVE;
  105. omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
  106. /* wait for the save to complete */
  107. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  108. & PADCONF_SAVE_DONE))
  109. ;
  110. /* Save the Interrupt controller context */
  111. omap_intc_save_context();
  112. /* Save the GPMC context */
  113. omap3_gpmc_save_context();
  114. /* Save the system control module context, padconf already save above*/
  115. omap3_control_save_context();
  116. omap_dma_global_context_save();
  117. }
  118. static void omap3_core_restore_context(void)
  119. {
  120. /* Restore the control module context, padconf restored by h/w */
  121. omap3_control_restore_context();
  122. /* Restore the GPMC context */
  123. omap3_gpmc_restore_context();
  124. /* Restore the interrupt controller context */
  125. omap_intc_restore_context();
  126. omap_dma_global_context_restore();
  127. }
  128. /*
  129. * FIXME: This function should be called before entering off-mode after
  130. * OMAP3 secure services have been accessed. Currently it is only called
  131. * once during boot sequence, but this works as we are not using secure
  132. * services.
  133. */
  134. static void omap3_save_secure_ram_context(u32 target_mpu_state)
  135. {
  136. u32 ret;
  137. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  138. /*
  139. * MPU next state must be set to POWER_ON temporarily,
  140. * otherwise the WFI executed inside the ROM code
  141. * will hang the system.
  142. */
  143. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  144. ret = _omap_save_secure_sram((u32 *)
  145. __pa(omap3_secure_ram_storage));
  146. pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
  147. /* Following is for error tracking, it should not happen */
  148. if (ret) {
  149. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  150. ret);
  151. while (1)
  152. ;
  153. }
  154. }
  155. }
  156. /*
  157. * PRCM Interrupt Handler Helper Function
  158. *
  159. * The purpose of this function is to clear any wake-up events latched
  160. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  161. * may occur whilst attempting to clear a PM_WKST_x register and thus
  162. * set another bit in this register. A while loop is used to ensure
  163. * that any peripheral wake-up events occurring while attempting to
  164. * clear the PM_WKST_x are detected and cleared.
  165. */
  166. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  167. {
  168. u32 wkst, fclk, iclk, clken;
  169. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  170. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  171. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  172. u16 grpsel_off = (regs == 3) ?
  173. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  174. int c = 0;
  175. wkst = prm_read_mod_reg(module, wkst_off);
  176. wkst &= prm_read_mod_reg(module, grpsel_off);
  177. if (wkst) {
  178. iclk = cm_read_mod_reg(module, iclk_off);
  179. fclk = cm_read_mod_reg(module, fclk_off);
  180. while (wkst) {
  181. clken = wkst;
  182. cm_set_mod_reg_bits(clken, module, iclk_off);
  183. /*
  184. * For USBHOST, we don't know whether HOST1 or
  185. * HOST2 woke us up, so enable both f-clocks
  186. */
  187. if (module == OMAP3430ES2_USBHOST_MOD)
  188. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  189. cm_set_mod_reg_bits(clken, module, fclk_off);
  190. prm_write_mod_reg(wkst, module, wkst_off);
  191. wkst = prm_read_mod_reg(module, wkst_off);
  192. c++;
  193. }
  194. cm_write_mod_reg(iclk, module, iclk_off);
  195. cm_write_mod_reg(fclk, module, fclk_off);
  196. }
  197. return c;
  198. }
  199. static int _prcm_int_handle_wakeup(void)
  200. {
  201. int c;
  202. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  203. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  204. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  205. if (omap_rev() > OMAP3430_REV_ES1_0) {
  206. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  207. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  208. }
  209. return c;
  210. }
  211. /*
  212. * PRCM Interrupt Handler
  213. *
  214. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  215. * interrupts from the PRCM for the MPU. These bits must be cleared in
  216. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  217. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  218. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  219. * register indicates that a wake-up event is pending for the MPU and
  220. * this bit can only be cleared if the all the wake-up events latched
  221. * in the various PM_WKST_x registers have been cleared. The interrupt
  222. * handler is implemented using a do-while loop so that if a wake-up
  223. * event occurred during the processing of the prcm interrupt handler
  224. * (setting a bit in the corresponding PM_WKST_x register and thus
  225. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  226. * this would be handled.
  227. */
  228. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  229. {
  230. u32 irqstatus_mpu;
  231. int c = 0;
  232. do {
  233. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  234. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  235. if (irqstatus_mpu & (OMAP3430_WKUP_ST | OMAP3430_IO_ST)) {
  236. c = _prcm_int_handle_wakeup();
  237. /*
  238. * Is the MPU PRCM interrupt handler racing with the
  239. * IVA2 PRCM interrupt handler ?
  240. */
  241. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  242. "but no wakeup sources are marked\n");
  243. } else {
  244. /* XXX we need to expand our PRCM interrupt handler */
  245. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  246. "no code to handle it (%08x)\n", irqstatus_mpu);
  247. }
  248. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  249. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  250. } while (prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET));
  251. return IRQ_HANDLED;
  252. }
  253. static void restore_control_register(u32 val)
  254. {
  255. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  256. }
  257. /* Function to restore the table entry that was modified for enabling MMU */
  258. static void restore_table_entry(void)
  259. {
  260. u32 *scratchpad_address;
  261. u32 previous_value, control_reg_value;
  262. u32 *address;
  263. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  264. /* Get address of entry that was modified */
  265. address = (u32 *)__raw_readl(scratchpad_address +
  266. OMAP343X_TABLE_ADDRESS_OFFSET);
  267. /* Get the previous value which needs to be restored */
  268. previous_value = __raw_readl(scratchpad_address +
  269. OMAP343X_TABLE_VALUE_OFFSET);
  270. address = __va(address);
  271. *address = previous_value;
  272. flush_tlb_all();
  273. control_reg_value = __raw_readl(scratchpad_address
  274. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  275. /* This will enable caches and prediction */
  276. restore_control_register(control_reg_value);
  277. }
  278. void omap_sram_idle(void)
  279. {
  280. /* Variable to tell what needs to be saved and restored
  281. * in omap_sram_idle*/
  282. /* save_state = 0 => Nothing to save and restored */
  283. /* save_state = 1 => Only L1 and logic lost */
  284. /* save_state = 2 => Only L2 lost */
  285. /* save_state = 3 => L1, L2 and logic lost */
  286. int save_state = 0;
  287. int mpu_next_state = PWRDM_POWER_ON;
  288. int per_next_state = PWRDM_POWER_ON;
  289. int core_next_state = PWRDM_POWER_ON;
  290. int core_prev_state, per_prev_state;
  291. u32 sdrc_pwr = 0;
  292. int per_state_modified = 0;
  293. if (!_omap_sram_idle)
  294. return;
  295. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  296. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  297. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  298. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  299. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  300. switch (mpu_next_state) {
  301. case PWRDM_POWER_ON:
  302. case PWRDM_POWER_RET:
  303. /* No need to save context */
  304. save_state = 0;
  305. break;
  306. case PWRDM_POWER_OFF:
  307. save_state = 3;
  308. break;
  309. default:
  310. /* Invalid state */
  311. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  312. return;
  313. }
  314. pwrdm_pre_transition();
  315. /* NEON control */
  316. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  317. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  318. /* PER */
  319. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  320. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  321. if (per_next_state < PWRDM_POWER_ON) {
  322. omap_uart_prepare_idle(2);
  323. omap2_gpio_prepare_for_retention();
  324. if (per_next_state == PWRDM_POWER_OFF) {
  325. if (core_next_state == PWRDM_POWER_ON) {
  326. per_next_state = PWRDM_POWER_RET;
  327. pwrdm_set_next_pwrst(per_pwrdm, per_next_state);
  328. per_state_modified = 1;
  329. } else
  330. omap3_per_save_context();
  331. }
  332. }
  333. if (pwrdm_read_pwrst(cam_pwrdm) == PWRDM_POWER_ON)
  334. omap2_clkdm_deny_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  335. /* CORE */
  336. if (core_next_state < PWRDM_POWER_ON) {
  337. omap_uart_prepare_idle(0);
  338. omap_uart_prepare_idle(1);
  339. if (core_next_state == PWRDM_POWER_OFF) {
  340. omap3_core_save_context();
  341. omap3_prcm_save_context();
  342. }
  343. /* Enable IO-PAD and IO-CHAIN wakeups */
  344. prm_set_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  345. omap3_enable_io_chain();
  346. }
  347. /*
  348. * On EMU/HS devices ROM code restores a SRDC value
  349. * from scratchpad which has automatic self refresh on timeout
  350. * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
  351. * Hence store/restore the SDRC_POWER register here.
  352. */
  353. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  354. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  355. core_next_state == PWRDM_POWER_OFF)
  356. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  357. /*
  358. * omap3_arm_context is the location where ARM registers
  359. * get saved. The restore path then reads from this
  360. * location and restores them back.
  361. */
  362. _omap_sram_idle(omap3_arm_context, save_state);
  363. cpu_init();
  364. /* Restore normal SDRC POWER settings */
  365. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  366. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  367. core_next_state == PWRDM_POWER_OFF)
  368. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  369. /* Restore table entry modified during MMU restoration */
  370. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  371. restore_table_entry();
  372. /* CORE */
  373. if (core_next_state < PWRDM_POWER_ON) {
  374. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  375. if (core_prev_state == PWRDM_POWER_OFF) {
  376. omap3_core_restore_context();
  377. omap3_prcm_restore_context();
  378. omap3_sram_restore_context();
  379. omap2_sms_restore_context();
  380. }
  381. omap_uart_resume_idle(0);
  382. omap_uart_resume_idle(1);
  383. if (core_next_state == PWRDM_POWER_OFF)
  384. prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF,
  385. OMAP3430_GR_MOD,
  386. OMAP3_PRM_VOLTCTRL_OFFSET);
  387. }
  388. /* PER */
  389. if (per_next_state < PWRDM_POWER_ON) {
  390. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  391. if (per_prev_state == PWRDM_POWER_OFF)
  392. omap3_per_restore_context();
  393. omap2_gpio_resume_after_retention();
  394. omap_uart_resume_idle(2);
  395. if (per_state_modified)
  396. pwrdm_set_next_pwrst(per_pwrdm, PWRDM_POWER_OFF);
  397. }
  398. /* Disable IO-PAD and IO-CHAIN wakeup */
  399. if (core_next_state < PWRDM_POWER_ON) {
  400. prm_clear_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  401. omap3_disable_io_chain();
  402. }
  403. pwrdm_post_transition();
  404. omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  405. }
  406. int omap3_can_sleep(void)
  407. {
  408. if (!sleep_while_idle)
  409. return 0;
  410. if (!omap_uart_can_sleep())
  411. return 0;
  412. return 1;
  413. }
  414. /* This sets pwrdm state (other than mpu & core. Currently only ON &
  415. * RET are supported. Function is assuming that clkdm doesn't have
  416. * hw_sup mode enabled. */
  417. int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
  418. {
  419. u32 cur_state;
  420. int sleep_switch = 0;
  421. int ret = 0;
  422. if (pwrdm == NULL || IS_ERR(pwrdm))
  423. return -EINVAL;
  424. while (!(pwrdm->pwrsts & (1 << state))) {
  425. if (state == PWRDM_POWER_OFF)
  426. return ret;
  427. state--;
  428. }
  429. cur_state = pwrdm_read_next_pwrst(pwrdm);
  430. if (cur_state == state)
  431. return ret;
  432. if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
  433. omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
  434. sleep_switch = 1;
  435. pwrdm_wait_transition(pwrdm);
  436. }
  437. ret = pwrdm_set_next_pwrst(pwrdm, state);
  438. if (ret) {
  439. printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
  440. pwrdm->name);
  441. goto err;
  442. }
  443. if (sleep_switch) {
  444. omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
  445. pwrdm_wait_transition(pwrdm);
  446. pwrdm_state_switch(pwrdm);
  447. }
  448. err:
  449. return ret;
  450. }
  451. static void omap3_pm_idle(void)
  452. {
  453. local_irq_disable();
  454. local_fiq_disable();
  455. if (!omap3_can_sleep())
  456. goto out;
  457. if (omap_irq_pending() || need_resched())
  458. goto out;
  459. omap_sram_idle();
  460. out:
  461. local_fiq_enable();
  462. local_irq_enable();
  463. }
  464. #ifdef CONFIG_SUSPEND
  465. static suspend_state_t suspend_state;
  466. static void omap2_pm_wakeup_on_timer(u32 seconds)
  467. {
  468. u32 tick_rate, cycles;
  469. if (!seconds)
  470. return;
  471. tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
  472. cycles = tick_rate * seconds;
  473. omap_dm_timer_stop(gptimer_wakeup);
  474. omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
  475. pr_info("PM: Resume timer in %d secs (%d ticks at %d ticks/sec.)\n",
  476. seconds, cycles, tick_rate);
  477. }
  478. static int omap3_pm_prepare(void)
  479. {
  480. disable_hlt();
  481. return 0;
  482. }
  483. static int omap3_pm_suspend(void)
  484. {
  485. struct power_state *pwrst;
  486. int state, ret = 0;
  487. if (wakeup_timer_seconds)
  488. omap2_pm_wakeup_on_timer(wakeup_timer_seconds);
  489. /* Read current next_pwrsts */
  490. list_for_each_entry(pwrst, &pwrst_list, node)
  491. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  492. /* Set ones wanted by suspend */
  493. list_for_each_entry(pwrst, &pwrst_list, node) {
  494. if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  495. goto restore;
  496. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  497. goto restore;
  498. }
  499. omap_uart_prepare_suspend();
  500. omap_sram_idle();
  501. restore:
  502. /* Restore next_pwrsts */
  503. list_for_each_entry(pwrst, &pwrst_list, node) {
  504. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  505. if (state > pwrst->next_state) {
  506. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  507. "target state %d\n",
  508. pwrst->pwrdm->name, pwrst->next_state);
  509. ret = -1;
  510. }
  511. set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  512. }
  513. if (ret)
  514. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  515. else
  516. printk(KERN_INFO "Successfully put all powerdomains "
  517. "to target state\n");
  518. return ret;
  519. }
  520. static int omap3_pm_enter(suspend_state_t unused)
  521. {
  522. int ret = 0;
  523. switch (suspend_state) {
  524. case PM_SUSPEND_STANDBY:
  525. case PM_SUSPEND_MEM:
  526. ret = omap3_pm_suspend();
  527. break;
  528. default:
  529. ret = -EINVAL;
  530. }
  531. return ret;
  532. }
  533. static void omap3_pm_finish(void)
  534. {
  535. enable_hlt();
  536. }
  537. /* Hooks to enable / disable UART interrupts during suspend */
  538. static int omap3_pm_begin(suspend_state_t state)
  539. {
  540. suspend_state = state;
  541. omap_uart_enable_irqs(0);
  542. return 0;
  543. }
  544. static void omap3_pm_end(void)
  545. {
  546. suspend_state = PM_SUSPEND_ON;
  547. omap_uart_enable_irqs(1);
  548. return;
  549. }
  550. static struct platform_suspend_ops omap_pm_ops = {
  551. .begin = omap3_pm_begin,
  552. .end = omap3_pm_end,
  553. .prepare = omap3_pm_prepare,
  554. .enter = omap3_pm_enter,
  555. .finish = omap3_pm_finish,
  556. .valid = suspend_valid_only_mem,
  557. };
  558. #endif /* CONFIG_SUSPEND */
  559. /**
  560. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  561. * retention
  562. *
  563. * In cases where IVA2 is activated by bootcode, it may prevent
  564. * full-chip retention or off-mode because it is not idle. This
  565. * function forces the IVA2 into idle state so it can go
  566. * into retention/off and thus allow full-chip retention/off.
  567. *
  568. **/
  569. static void __init omap3_iva_idle(void)
  570. {
  571. /* ensure IVA2 clock is disabled */
  572. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  573. /* if no clock activity, nothing else to do */
  574. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  575. OMAP3430_CLKACTIVITY_IVA2_MASK))
  576. return;
  577. /* Reset IVA2 */
  578. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  579. OMAP3430_RST2_IVA2 |
  580. OMAP3430_RST3_IVA2,
  581. OMAP3430_IVA2_MOD, RM_RSTCTRL);
  582. /* Enable IVA2 clock */
  583. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2,
  584. OMAP3430_IVA2_MOD, CM_FCLKEN);
  585. /* Set IVA2 boot mode to 'idle' */
  586. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  587. OMAP343X_CONTROL_IVA2_BOOTMOD);
  588. /* Un-reset IVA2 */
  589. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, RM_RSTCTRL);
  590. /* Disable IVA2 clock */
  591. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  592. /* Reset IVA2 */
  593. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  594. OMAP3430_RST2_IVA2 |
  595. OMAP3430_RST3_IVA2,
  596. OMAP3430_IVA2_MOD, RM_RSTCTRL);
  597. }
  598. static void __init omap3_d2d_idle(void)
  599. {
  600. u16 mask, padconf;
  601. /* In a stand alone OMAP3430 where there is not a stacked
  602. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  603. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  604. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  605. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  606. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  607. padconf |= mask;
  608. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  609. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  610. padconf |= mask;
  611. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  612. /* reset modem */
  613. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON |
  614. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST,
  615. CORE_MOD, RM_RSTCTRL);
  616. prm_write_mod_reg(0, CORE_MOD, RM_RSTCTRL);
  617. }
  618. static void __init prcm_setup_regs(void)
  619. {
  620. /* XXX Reset all wkdeps. This should be done when initializing
  621. * powerdomains */
  622. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  623. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  624. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  625. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  626. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  627. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  628. if (omap_rev() > OMAP3430_REV_ES1_0) {
  629. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  630. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  631. } else
  632. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  633. /*
  634. * Enable interface clock autoidle for all modules.
  635. * Note that in the long run this should be done by clockfw
  636. */
  637. cm_write_mod_reg(
  638. OMAP3430_AUTO_MODEM |
  639. OMAP3430ES2_AUTO_MMC3 |
  640. OMAP3430ES2_AUTO_ICR |
  641. OMAP3430_AUTO_AES2 |
  642. OMAP3430_AUTO_SHA12 |
  643. OMAP3430_AUTO_DES2 |
  644. OMAP3430_AUTO_MMC2 |
  645. OMAP3430_AUTO_MMC1 |
  646. OMAP3430_AUTO_MSPRO |
  647. OMAP3430_AUTO_HDQ |
  648. OMAP3430_AUTO_MCSPI4 |
  649. OMAP3430_AUTO_MCSPI3 |
  650. OMAP3430_AUTO_MCSPI2 |
  651. OMAP3430_AUTO_MCSPI1 |
  652. OMAP3430_AUTO_I2C3 |
  653. OMAP3430_AUTO_I2C2 |
  654. OMAP3430_AUTO_I2C1 |
  655. OMAP3430_AUTO_UART2 |
  656. OMAP3430_AUTO_UART1 |
  657. OMAP3430_AUTO_GPT11 |
  658. OMAP3430_AUTO_GPT10 |
  659. OMAP3430_AUTO_MCBSP5 |
  660. OMAP3430_AUTO_MCBSP1 |
  661. OMAP3430ES1_AUTO_FAC | /* This is es1 only */
  662. OMAP3430_AUTO_MAILBOXES |
  663. OMAP3430_AUTO_OMAPCTRL |
  664. OMAP3430ES1_AUTO_FSHOSTUSB |
  665. OMAP3430_AUTO_HSOTGUSB |
  666. OMAP3430_AUTO_SAD2D |
  667. OMAP3430_AUTO_SSI,
  668. CORE_MOD, CM_AUTOIDLE1);
  669. cm_write_mod_reg(
  670. OMAP3430_AUTO_PKA |
  671. OMAP3430_AUTO_AES1 |
  672. OMAP3430_AUTO_RNG |
  673. OMAP3430_AUTO_SHA11 |
  674. OMAP3430_AUTO_DES1,
  675. CORE_MOD, CM_AUTOIDLE2);
  676. if (omap_rev() > OMAP3430_REV_ES1_0) {
  677. cm_write_mod_reg(
  678. OMAP3430_AUTO_MAD2D |
  679. OMAP3430ES2_AUTO_USBTLL,
  680. CORE_MOD, CM_AUTOIDLE3);
  681. }
  682. cm_write_mod_reg(
  683. OMAP3430_AUTO_WDT2 |
  684. OMAP3430_AUTO_WDT1 |
  685. OMAP3430_AUTO_GPIO1 |
  686. OMAP3430_AUTO_32KSYNC |
  687. OMAP3430_AUTO_GPT12 |
  688. OMAP3430_AUTO_GPT1 ,
  689. WKUP_MOD, CM_AUTOIDLE);
  690. cm_write_mod_reg(
  691. OMAP3430_AUTO_DSS,
  692. OMAP3430_DSS_MOD,
  693. CM_AUTOIDLE);
  694. cm_write_mod_reg(
  695. OMAP3430_AUTO_CAM,
  696. OMAP3430_CAM_MOD,
  697. CM_AUTOIDLE);
  698. cm_write_mod_reg(
  699. OMAP3430_AUTO_GPIO6 |
  700. OMAP3430_AUTO_GPIO5 |
  701. OMAP3430_AUTO_GPIO4 |
  702. OMAP3430_AUTO_GPIO3 |
  703. OMAP3430_AUTO_GPIO2 |
  704. OMAP3430_AUTO_WDT3 |
  705. OMAP3430_AUTO_UART3 |
  706. OMAP3430_AUTO_GPT9 |
  707. OMAP3430_AUTO_GPT8 |
  708. OMAP3430_AUTO_GPT7 |
  709. OMAP3430_AUTO_GPT6 |
  710. OMAP3430_AUTO_GPT5 |
  711. OMAP3430_AUTO_GPT4 |
  712. OMAP3430_AUTO_GPT3 |
  713. OMAP3430_AUTO_GPT2 |
  714. OMAP3430_AUTO_MCBSP4 |
  715. OMAP3430_AUTO_MCBSP3 |
  716. OMAP3430_AUTO_MCBSP2,
  717. OMAP3430_PER_MOD,
  718. CM_AUTOIDLE);
  719. if (omap_rev() > OMAP3430_REV_ES1_0) {
  720. cm_write_mod_reg(
  721. OMAP3430ES2_AUTO_USBHOST,
  722. OMAP3430ES2_USBHOST_MOD,
  723. CM_AUTOIDLE);
  724. }
  725. /*
  726. * Set all plls to autoidle. This is needed until autoidle is
  727. * enabled by clockfw
  728. */
  729. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  730. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  731. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  732. MPU_MOD,
  733. CM_AUTOIDLE2);
  734. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  735. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  736. PLL_MOD,
  737. CM_AUTOIDLE);
  738. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  739. PLL_MOD,
  740. CM_AUTOIDLE2);
  741. /*
  742. * Enable control of expternal oscillator through
  743. * sys_clkreq. In the long run clock framework should
  744. * take care of this.
  745. */
  746. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  747. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  748. OMAP3430_GR_MOD,
  749. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  750. /* setup wakup source */
  751. prm_write_mod_reg(OMAP3430_EN_IO | OMAP3430_EN_GPIO1 |
  752. OMAP3430_EN_GPT1 | OMAP3430_EN_GPT12,
  753. WKUP_MOD, PM_WKEN);
  754. /* No need to write EN_IO, that is always enabled */
  755. prm_write_mod_reg(OMAP3430_EN_GPIO1 | OMAP3430_EN_GPT1 |
  756. OMAP3430_EN_GPT12,
  757. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  758. /* For some reason IO doesn't generate wakeup event even if
  759. * it is selected to mpu wakeup goup */
  760. prm_write_mod_reg(OMAP3430_IO_EN | OMAP3430_WKUP_EN,
  761. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  762. /* Enable wakeups in PER */
  763. prm_write_mod_reg(OMAP3430_EN_GPIO2 | OMAP3430_EN_GPIO3 |
  764. OMAP3430_EN_GPIO4 | OMAP3430_EN_GPIO5 |
  765. OMAP3430_EN_GPIO6 | OMAP3430_EN_UART3,
  766. OMAP3430_PER_MOD, PM_WKEN);
  767. /* and allow them to wake up MPU */
  768. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2 | OMAP3430_EN_GPIO3 |
  769. OMAP3430_GRPSEL_GPIO4 | OMAP3430_EN_GPIO5 |
  770. OMAP3430_GRPSEL_GPIO6 | OMAP3430_EN_UART3,
  771. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  772. /* Don't attach IVA interrupts */
  773. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  774. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  775. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  776. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  777. /* Clear any pending 'reset' flags */
  778. prm_write_mod_reg(0xffffffff, MPU_MOD, RM_RSTST);
  779. prm_write_mod_reg(0xffffffff, CORE_MOD, RM_RSTST);
  780. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, RM_RSTST);
  781. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, RM_RSTST);
  782. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, RM_RSTST);
  783. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, RM_RSTST);
  784. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, RM_RSTST);
  785. /* Clear any pending PRCM interrupts */
  786. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  787. /* Don't attach IVA interrupts */
  788. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  789. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  790. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  791. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  792. /* Clear any pending 'reset' flags */
  793. prm_write_mod_reg(0xffffffff, MPU_MOD, RM_RSTST);
  794. prm_write_mod_reg(0xffffffff, CORE_MOD, RM_RSTST);
  795. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, RM_RSTST);
  796. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, RM_RSTST);
  797. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, RM_RSTST);
  798. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, RM_RSTST);
  799. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, RM_RSTST);
  800. /* Clear any pending PRCM interrupts */
  801. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  802. omap3_iva_idle();
  803. omap3_d2d_idle();
  804. }
  805. void omap3_pm_off_mode_enable(int enable)
  806. {
  807. struct power_state *pwrst;
  808. u32 state;
  809. if (enable)
  810. state = PWRDM_POWER_OFF;
  811. else
  812. state = PWRDM_POWER_RET;
  813. list_for_each_entry(pwrst, &pwrst_list, node) {
  814. pwrst->next_state = state;
  815. set_pwrdm_state(pwrst->pwrdm, state);
  816. }
  817. }
  818. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  819. {
  820. struct power_state *pwrst;
  821. list_for_each_entry(pwrst, &pwrst_list, node) {
  822. if (pwrst->pwrdm == pwrdm)
  823. return pwrst->next_state;
  824. }
  825. return -EINVAL;
  826. }
  827. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  828. {
  829. struct power_state *pwrst;
  830. list_for_each_entry(pwrst, &pwrst_list, node) {
  831. if (pwrst->pwrdm == pwrdm) {
  832. pwrst->next_state = state;
  833. return 0;
  834. }
  835. }
  836. return -EINVAL;
  837. }
  838. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  839. {
  840. struct power_state *pwrst;
  841. if (!pwrdm->pwrsts)
  842. return 0;
  843. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  844. if (!pwrst)
  845. return -ENOMEM;
  846. pwrst->pwrdm = pwrdm;
  847. pwrst->next_state = PWRDM_POWER_RET;
  848. list_add(&pwrst->node, &pwrst_list);
  849. if (pwrdm_has_hdwr_sar(pwrdm))
  850. pwrdm_enable_hdwr_sar(pwrdm);
  851. return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  852. }
  853. /*
  854. * Enable hw supervised mode for all clockdomains if it's
  855. * supported. Initiate sleep transition for other clockdomains, if
  856. * they are not used
  857. */
  858. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  859. {
  860. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  861. omap2_clkdm_allow_idle(clkdm);
  862. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  863. atomic_read(&clkdm->usecount) == 0)
  864. omap2_clkdm_sleep(clkdm);
  865. return 0;
  866. }
  867. void omap_push_sram_idle(void)
  868. {
  869. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  870. omap34xx_cpu_suspend_sz);
  871. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  872. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  873. save_secure_ram_context_sz);
  874. }
  875. static int __init omap3_pm_init(void)
  876. {
  877. struct power_state *pwrst, *tmp;
  878. int ret;
  879. if (!cpu_is_omap34xx())
  880. return -ENODEV;
  881. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  882. /* XXX prcm_setup_regs needs to be before enabling hw
  883. * supervised mode for powerdomains */
  884. prcm_setup_regs();
  885. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  886. (irq_handler_t)prcm_interrupt_handler,
  887. IRQF_DISABLED, "prcm", NULL);
  888. if (ret) {
  889. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  890. INT_34XX_PRCM_MPU_IRQ);
  891. goto err1;
  892. }
  893. ret = pwrdm_for_each(pwrdms_setup, NULL);
  894. if (ret) {
  895. printk(KERN_ERR "Failed to setup powerdomains\n");
  896. goto err2;
  897. }
  898. (void) clkdm_for_each(clkdms_setup, NULL);
  899. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  900. if (mpu_pwrdm == NULL) {
  901. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  902. goto err2;
  903. }
  904. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  905. per_pwrdm = pwrdm_lookup("per_pwrdm");
  906. core_pwrdm = pwrdm_lookup("core_pwrdm");
  907. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  908. omap_push_sram_idle();
  909. #ifdef CONFIG_SUSPEND
  910. suspend_set_ops(&omap_pm_ops);
  911. #endif /* CONFIG_SUSPEND */
  912. pm_idle = omap3_pm_idle;
  913. omap3_idle_init();
  914. pwrdm_add_wkdep(neon_pwrdm, mpu_pwrdm);
  915. /*
  916. * REVISIT: This wkdep is only necessary when GPIO2-6 are enabled for
  917. * IO-pad wakeup. Otherwise it will unnecessarily waste power
  918. * waking up PER with every CORE wakeup - see
  919. * http://marc.info/?l=linux-omap&m=121852150710062&w=2
  920. */
  921. pwrdm_add_wkdep(per_pwrdm, core_pwrdm);
  922. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  923. omap3_secure_ram_storage =
  924. kmalloc(0x803F, GFP_KERNEL);
  925. if (!omap3_secure_ram_storage)
  926. printk(KERN_ERR "Memory allocation failed when"
  927. "allocating for secure sram context\n");
  928. local_irq_disable();
  929. local_fiq_disable();
  930. omap_dma_global_context_save();
  931. omap3_save_secure_ram_context(PWRDM_POWER_ON);
  932. omap_dma_global_context_restore();
  933. local_irq_enable();
  934. local_fiq_enable();
  935. }
  936. omap3_save_scratchpad_contents();
  937. err1:
  938. return ret;
  939. err2:
  940. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  941. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  942. list_del(&pwrst->node);
  943. kfree(pwrst);
  944. }
  945. return ret;
  946. }
  947. late_initcall(omap3_pm_init);