dm646x.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/clk.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/gpio.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/dm646x.h>
  18. #include <mach/cputype.h>
  19. #include <mach/edma.h>
  20. #include <mach/irqs.h>
  21. #include <mach/psc.h>
  22. #include <mach/mux.h>
  23. #include <mach/time.h>
  24. #include <mach/serial.h>
  25. #include <mach/common.h>
  26. #include <mach/asp.h>
  27. #include "clock.h"
  28. #include "mux.h"
  29. #define DAVINCI_VPIF_BASE (0x01C12000)
  30. #define VDD3P3V_PWDN_OFFSET (0x48)
  31. #define VSCLKDIS_OFFSET (0x6C)
  32. #define VDD3P3V_VID_MASK (BIT_MASK(3) | BIT_MASK(2) | BIT_MASK(1) |\
  33. BIT_MASK(0))
  34. #define VSCLKDIS_MASK (BIT_MASK(11) | BIT_MASK(10) | BIT_MASK(9) |\
  35. BIT_MASK(8))
  36. /*
  37. * Device specific clocks
  38. */
  39. #define DM646X_REF_FREQ 27000000
  40. #define DM646X_AUX_FREQ 24000000
  41. static struct pll_data pll1_data = {
  42. .num = 1,
  43. .phys_base = DAVINCI_PLL1_BASE,
  44. };
  45. static struct pll_data pll2_data = {
  46. .num = 2,
  47. .phys_base = DAVINCI_PLL2_BASE,
  48. };
  49. static struct clk ref_clk = {
  50. .name = "ref_clk",
  51. .rate = DM646X_REF_FREQ,
  52. };
  53. static struct clk aux_clkin = {
  54. .name = "aux_clkin",
  55. .rate = DM646X_AUX_FREQ,
  56. };
  57. static struct clk pll1_clk = {
  58. .name = "pll1",
  59. .parent = &ref_clk,
  60. .pll_data = &pll1_data,
  61. .flags = CLK_PLL,
  62. };
  63. static struct clk pll1_sysclk1 = {
  64. .name = "pll1_sysclk1",
  65. .parent = &pll1_clk,
  66. .flags = CLK_PLL,
  67. .div_reg = PLLDIV1,
  68. };
  69. static struct clk pll1_sysclk2 = {
  70. .name = "pll1_sysclk2",
  71. .parent = &pll1_clk,
  72. .flags = CLK_PLL,
  73. .div_reg = PLLDIV2,
  74. };
  75. static struct clk pll1_sysclk3 = {
  76. .name = "pll1_sysclk3",
  77. .parent = &pll1_clk,
  78. .flags = CLK_PLL,
  79. .div_reg = PLLDIV3,
  80. };
  81. static struct clk pll1_sysclk4 = {
  82. .name = "pll1_sysclk4",
  83. .parent = &pll1_clk,
  84. .flags = CLK_PLL,
  85. .div_reg = PLLDIV4,
  86. };
  87. static struct clk pll1_sysclk5 = {
  88. .name = "pll1_sysclk5",
  89. .parent = &pll1_clk,
  90. .flags = CLK_PLL,
  91. .div_reg = PLLDIV5,
  92. };
  93. static struct clk pll1_sysclk6 = {
  94. .name = "pll1_sysclk6",
  95. .parent = &pll1_clk,
  96. .flags = CLK_PLL,
  97. .div_reg = PLLDIV6,
  98. };
  99. static struct clk pll1_sysclk8 = {
  100. .name = "pll1_sysclk8",
  101. .parent = &pll1_clk,
  102. .flags = CLK_PLL,
  103. .div_reg = PLLDIV8,
  104. };
  105. static struct clk pll1_sysclk9 = {
  106. .name = "pll1_sysclk9",
  107. .parent = &pll1_clk,
  108. .flags = CLK_PLL,
  109. .div_reg = PLLDIV9,
  110. };
  111. static struct clk pll1_sysclkbp = {
  112. .name = "pll1_sysclkbp",
  113. .parent = &pll1_clk,
  114. .flags = CLK_PLL | PRE_PLL,
  115. .div_reg = BPDIV,
  116. };
  117. static struct clk pll1_aux_clk = {
  118. .name = "pll1_aux_clk",
  119. .parent = &pll1_clk,
  120. .flags = CLK_PLL | PRE_PLL,
  121. };
  122. static struct clk pll2_clk = {
  123. .name = "pll2_clk",
  124. .parent = &ref_clk,
  125. .pll_data = &pll2_data,
  126. .flags = CLK_PLL,
  127. };
  128. static struct clk pll2_sysclk1 = {
  129. .name = "pll2_sysclk1",
  130. .parent = &pll2_clk,
  131. .flags = CLK_PLL,
  132. .div_reg = PLLDIV1,
  133. };
  134. static struct clk dsp_clk = {
  135. .name = "dsp",
  136. .parent = &pll1_sysclk1,
  137. .lpsc = DM646X_LPSC_C64X_CPU,
  138. .flags = PSC_DSP,
  139. .usecount = 1, /* REVISIT how to disable? */
  140. };
  141. static struct clk arm_clk = {
  142. .name = "arm",
  143. .parent = &pll1_sysclk2,
  144. .lpsc = DM646X_LPSC_ARM,
  145. .flags = ALWAYS_ENABLED,
  146. };
  147. static struct clk edma_cc_clk = {
  148. .name = "edma_cc",
  149. .parent = &pll1_sysclk2,
  150. .lpsc = DM646X_LPSC_TPCC,
  151. .flags = ALWAYS_ENABLED,
  152. };
  153. static struct clk edma_tc0_clk = {
  154. .name = "edma_tc0",
  155. .parent = &pll1_sysclk2,
  156. .lpsc = DM646X_LPSC_TPTC0,
  157. .flags = ALWAYS_ENABLED,
  158. };
  159. static struct clk edma_tc1_clk = {
  160. .name = "edma_tc1",
  161. .parent = &pll1_sysclk2,
  162. .lpsc = DM646X_LPSC_TPTC1,
  163. .flags = ALWAYS_ENABLED,
  164. };
  165. static struct clk edma_tc2_clk = {
  166. .name = "edma_tc2",
  167. .parent = &pll1_sysclk2,
  168. .lpsc = DM646X_LPSC_TPTC2,
  169. .flags = ALWAYS_ENABLED,
  170. };
  171. static struct clk edma_tc3_clk = {
  172. .name = "edma_tc3",
  173. .parent = &pll1_sysclk2,
  174. .lpsc = DM646X_LPSC_TPTC3,
  175. .flags = ALWAYS_ENABLED,
  176. };
  177. static struct clk uart0_clk = {
  178. .name = "uart0",
  179. .parent = &aux_clkin,
  180. .lpsc = DM646X_LPSC_UART0,
  181. };
  182. static struct clk uart1_clk = {
  183. .name = "uart1",
  184. .parent = &aux_clkin,
  185. .lpsc = DM646X_LPSC_UART1,
  186. };
  187. static struct clk uart2_clk = {
  188. .name = "uart2",
  189. .parent = &aux_clkin,
  190. .lpsc = DM646X_LPSC_UART2,
  191. };
  192. static struct clk i2c_clk = {
  193. .name = "I2CCLK",
  194. .parent = &pll1_sysclk3,
  195. .lpsc = DM646X_LPSC_I2C,
  196. };
  197. static struct clk gpio_clk = {
  198. .name = "gpio",
  199. .parent = &pll1_sysclk3,
  200. .lpsc = DM646X_LPSC_GPIO,
  201. };
  202. static struct clk mcasp0_clk = {
  203. .name = "mcasp0",
  204. .parent = &pll1_sysclk3,
  205. .lpsc = DM646X_LPSC_McASP0,
  206. };
  207. static struct clk mcasp1_clk = {
  208. .name = "mcasp1",
  209. .parent = &pll1_sysclk3,
  210. .lpsc = DM646X_LPSC_McASP1,
  211. };
  212. static struct clk aemif_clk = {
  213. .name = "aemif",
  214. .parent = &pll1_sysclk3,
  215. .lpsc = DM646X_LPSC_AEMIF,
  216. .flags = ALWAYS_ENABLED,
  217. };
  218. static struct clk emac_clk = {
  219. .name = "emac",
  220. .parent = &pll1_sysclk3,
  221. .lpsc = DM646X_LPSC_EMAC,
  222. };
  223. static struct clk pwm0_clk = {
  224. .name = "pwm0",
  225. .parent = &pll1_sysclk3,
  226. .lpsc = DM646X_LPSC_PWM0,
  227. .usecount = 1, /* REVIST: disabling hangs system */
  228. };
  229. static struct clk pwm1_clk = {
  230. .name = "pwm1",
  231. .parent = &pll1_sysclk3,
  232. .lpsc = DM646X_LPSC_PWM1,
  233. .usecount = 1, /* REVIST: disabling hangs system */
  234. };
  235. static struct clk timer0_clk = {
  236. .name = "timer0",
  237. .parent = &pll1_sysclk3,
  238. .lpsc = DM646X_LPSC_TIMER0,
  239. };
  240. static struct clk timer1_clk = {
  241. .name = "timer1",
  242. .parent = &pll1_sysclk3,
  243. .lpsc = DM646X_LPSC_TIMER1,
  244. };
  245. static struct clk timer2_clk = {
  246. .name = "timer2",
  247. .parent = &pll1_sysclk3,
  248. .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
  249. };
  250. static struct clk ide_clk = {
  251. .name = "ide",
  252. .parent = &pll1_sysclk4,
  253. .lpsc = DAVINCI_LPSC_ATA,
  254. };
  255. static struct clk vpif0_clk = {
  256. .name = "vpif0",
  257. .parent = &ref_clk,
  258. .lpsc = DM646X_LPSC_VPSSMSTR,
  259. .flags = ALWAYS_ENABLED,
  260. };
  261. static struct clk vpif1_clk = {
  262. .name = "vpif1",
  263. .parent = &ref_clk,
  264. .lpsc = DM646X_LPSC_VPSSSLV,
  265. .flags = ALWAYS_ENABLED,
  266. };
  267. struct davinci_clk dm646x_clks[] = {
  268. CLK(NULL, "ref", &ref_clk),
  269. CLK(NULL, "aux", &aux_clkin),
  270. CLK(NULL, "pll1", &pll1_clk),
  271. CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
  272. CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
  273. CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
  274. CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
  275. CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
  276. CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
  277. CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
  278. CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
  279. CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
  280. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  281. CLK(NULL, "pll2", &pll2_clk),
  282. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  283. CLK(NULL, "dsp", &dsp_clk),
  284. CLK(NULL, "arm", &arm_clk),
  285. CLK(NULL, "edma_cc", &edma_cc_clk),
  286. CLK(NULL, "edma_tc0", &edma_tc0_clk),
  287. CLK(NULL, "edma_tc1", &edma_tc1_clk),
  288. CLK(NULL, "edma_tc2", &edma_tc2_clk),
  289. CLK(NULL, "edma_tc3", &edma_tc3_clk),
  290. CLK(NULL, "uart0", &uart0_clk),
  291. CLK(NULL, "uart1", &uart1_clk),
  292. CLK(NULL, "uart2", &uart2_clk),
  293. CLK("i2c_davinci.1", NULL, &i2c_clk),
  294. CLK(NULL, "gpio", &gpio_clk),
  295. CLK("davinci-mcasp.0", NULL, &mcasp0_clk),
  296. CLK("davinci-mcasp.1", NULL, &mcasp1_clk),
  297. CLK(NULL, "aemif", &aemif_clk),
  298. CLK("davinci_emac.1", NULL, &emac_clk),
  299. CLK(NULL, "pwm0", &pwm0_clk),
  300. CLK(NULL, "pwm1", &pwm1_clk),
  301. CLK(NULL, "timer0", &timer0_clk),
  302. CLK(NULL, "timer1", &timer1_clk),
  303. CLK("watchdog", NULL, &timer2_clk),
  304. CLK("palm_bk3710", NULL, &ide_clk),
  305. CLK(NULL, "vpif0", &vpif0_clk),
  306. CLK(NULL, "vpif1", &vpif1_clk),
  307. CLK(NULL, NULL, NULL),
  308. };
  309. static struct emac_platform_data dm646x_emac_pdata = {
  310. .ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET,
  311. .ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET,
  312. .ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET,
  313. .mdio_reg_offset = DM646X_EMAC_MDIO_OFFSET,
  314. .ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE,
  315. .version = EMAC_VERSION_2,
  316. };
  317. static struct resource dm646x_emac_resources[] = {
  318. {
  319. .start = DM646X_EMAC_BASE,
  320. .end = DM646X_EMAC_BASE + 0x47ff,
  321. .flags = IORESOURCE_MEM,
  322. },
  323. {
  324. .start = IRQ_DM646X_EMACRXTHINT,
  325. .end = IRQ_DM646X_EMACRXTHINT,
  326. .flags = IORESOURCE_IRQ,
  327. },
  328. {
  329. .start = IRQ_DM646X_EMACRXINT,
  330. .end = IRQ_DM646X_EMACRXINT,
  331. .flags = IORESOURCE_IRQ,
  332. },
  333. {
  334. .start = IRQ_DM646X_EMACTXINT,
  335. .end = IRQ_DM646X_EMACTXINT,
  336. .flags = IORESOURCE_IRQ,
  337. },
  338. {
  339. .start = IRQ_DM646X_EMACMISCINT,
  340. .end = IRQ_DM646X_EMACMISCINT,
  341. .flags = IORESOURCE_IRQ,
  342. },
  343. };
  344. static struct platform_device dm646x_emac_device = {
  345. .name = "davinci_emac",
  346. .id = 1,
  347. .dev = {
  348. .platform_data = &dm646x_emac_pdata,
  349. },
  350. .num_resources = ARRAY_SIZE(dm646x_emac_resources),
  351. .resource = dm646x_emac_resources,
  352. };
  353. #define PINMUX0 0x00
  354. #define PINMUX1 0x04
  355. /*
  356. * Device specific mux setup
  357. *
  358. * soc description mux mode mode mux dbg
  359. * reg offset mask mode
  360. */
  361. static const struct mux_config dm646x_pins[] = {
  362. #ifdef CONFIG_DAVINCI_MUX
  363. MUX_CFG(DM646X, ATAEN, 0, 0, 5, 1, true)
  364. MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
  365. MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
  366. MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
  367. MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
  368. MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
  369. MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
  370. MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
  371. MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
  372. MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
  373. MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
  374. MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
  375. MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
  376. MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
  377. #endif
  378. };
  379. static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  380. [IRQ_DM646X_VP_VERTINT0] = 7,
  381. [IRQ_DM646X_VP_VERTINT1] = 7,
  382. [IRQ_DM646X_VP_VERTINT2] = 7,
  383. [IRQ_DM646X_VP_VERTINT3] = 7,
  384. [IRQ_DM646X_VP_ERRINT] = 7,
  385. [IRQ_DM646X_RESERVED_1] = 7,
  386. [IRQ_DM646X_RESERVED_2] = 7,
  387. [IRQ_DM646X_WDINT] = 7,
  388. [IRQ_DM646X_CRGENINT0] = 7,
  389. [IRQ_DM646X_CRGENINT1] = 7,
  390. [IRQ_DM646X_TSIFINT0] = 7,
  391. [IRQ_DM646X_TSIFINT1] = 7,
  392. [IRQ_DM646X_VDCEINT] = 7,
  393. [IRQ_DM646X_USBINT] = 7,
  394. [IRQ_DM646X_USBDMAINT] = 7,
  395. [IRQ_DM646X_PCIINT] = 7,
  396. [IRQ_CCINT0] = 7, /* dma */
  397. [IRQ_CCERRINT] = 7, /* dma */
  398. [IRQ_TCERRINT0] = 7, /* dma */
  399. [IRQ_TCERRINT] = 7, /* dma */
  400. [IRQ_DM646X_TCERRINT2] = 7,
  401. [IRQ_DM646X_TCERRINT3] = 7,
  402. [IRQ_DM646X_IDE] = 7,
  403. [IRQ_DM646X_HPIINT] = 7,
  404. [IRQ_DM646X_EMACRXTHINT] = 7,
  405. [IRQ_DM646X_EMACRXINT] = 7,
  406. [IRQ_DM646X_EMACTXINT] = 7,
  407. [IRQ_DM646X_EMACMISCINT] = 7,
  408. [IRQ_DM646X_MCASP0TXINT] = 7,
  409. [IRQ_DM646X_MCASP0RXINT] = 7,
  410. [IRQ_AEMIFINT] = 7,
  411. [IRQ_DM646X_RESERVED_3] = 7,
  412. [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
  413. [IRQ_TINT0_TINT34] = 7, /* clocksource */
  414. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  415. [IRQ_TINT1_TINT34] = 7, /* system tick */
  416. [IRQ_PWMINT0] = 7,
  417. [IRQ_PWMINT1] = 7,
  418. [IRQ_DM646X_VLQINT] = 7,
  419. [IRQ_I2C] = 7,
  420. [IRQ_UARTINT0] = 7,
  421. [IRQ_UARTINT1] = 7,
  422. [IRQ_DM646X_UARTINT2] = 7,
  423. [IRQ_DM646X_SPINT0] = 7,
  424. [IRQ_DM646X_SPINT1] = 7,
  425. [IRQ_DM646X_DSP2ARMINT] = 7,
  426. [IRQ_DM646X_RESERVED_4] = 7,
  427. [IRQ_DM646X_PSCINT] = 7,
  428. [IRQ_DM646X_GPIO0] = 7,
  429. [IRQ_DM646X_GPIO1] = 7,
  430. [IRQ_DM646X_GPIO2] = 7,
  431. [IRQ_DM646X_GPIO3] = 7,
  432. [IRQ_DM646X_GPIO4] = 7,
  433. [IRQ_DM646X_GPIO5] = 7,
  434. [IRQ_DM646X_GPIO6] = 7,
  435. [IRQ_DM646X_GPIO7] = 7,
  436. [IRQ_DM646X_GPIOBNK0] = 7,
  437. [IRQ_DM646X_GPIOBNK1] = 7,
  438. [IRQ_DM646X_GPIOBNK2] = 7,
  439. [IRQ_DM646X_DDRINT] = 7,
  440. [IRQ_DM646X_AEMIFINT] = 7,
  441. [IRQ_COMMTX] = 7,
  442. [IRQ_COMMRX] = 7,
  443. [IRQ_EMUINT] = 7,
  444. };
  445. /*----------------------------------------------------------------------*/
  446. static const s8 dma_chan_dm646x_no_event[] = {
  447. 0, 1, 2, 3, 13,
  448. 14, 15, 24, 25, 26,
  449. 27, 30, 31, 54, 55,
  450. 56,
  451. -1
  452. };
  453. /* Four Transfer Controllers on DM646x */
  454. static const s8
  455. dm646x_queue_tc_mapping[][2] = {
  456. /* {event queue no, TC no} */
  457. {0, 0},
  458. {1, 1},
  459. {2, 2},
  460. {3, 3},
  461. {-1, -1},
  462. };
  463. static const s8
  464. dm646x_queue_priority_mapping[][2] = {
  465. /* {event queue no, Priority} */
  466. {0, 4},
  467. {1, 0},
  468. {2, 5},
  469. {3, 1},
  470. {-1, -1},
  471. };
  472. static struct edma_soc_info dm646x_edma_info[] = {
  473. {
  474. .n_channel = 64,
  475. .n_region = 6, /* 0-1, 4-7 */
  476. .n_slot = 512,
  477. .n_tc = 4,
  478. .n_cc = 1,
  479. .noevent = dma_chan_dm646x_no_event,
  480. .queue_tc_mapping = dm646x_queue_tc_mapping,
  481. .queue_priority_mapping = dm646x_queue_priority_mapping,
  482. },
  483. };
  484. static struct resource edma_resources[] = {
  485. {
  486. .name = "edma_cc0",
  487. .start = 0x01c00000,
  488. .end = 0x01c00000 + SZ_64K - 1,
  489. .flags = IORESOURCE_MEM,
  490. },
  491. {
  492. .name = "edma_tc0",
  493. .start = 0x01c10000,
  494. .end = 0x01c10000 + SZ_1K - 1,
  495. .flags = IORESOURCE_MEM,
  496. },
  497. {
  498. .name = "edma_tc1",
  499. .start = 0x01c10400,
  500. .end = 0x01c10400 + SZ_1K - 1,
  501. .flags = IORESOURCE_MEM,
  502. },
  503. {
  504. .name = "edma_tc2",
  505. .start = 0x01c10800,
  506. .end = 0x01c10800 + SZ_1K - 1,
  507. .flags = IORESOURCE_MEM,
  508. },
  509. {
  510. .name = "edma_tc3",
  511. .start = 0x01c10c00,
  512. .end = 0x01c10c00 + SZ_1K - 1,
  513. .flags = IORESOURCE_MEM,
  514. },
  515. {
  516. .name = "edma0",
  517. .start = IRQ_CCINT0,
  518. .flags = IORESOURCE_IRQ,
  519. },
  520. {
  521. .name = "edma0_err",
  522. .start = IRQ_CCERRINT,
  523. .flags = IORESOURCE_IRQ,
  524. },
  525. /* not using TC*_ERR */
  526. };
  527. static struct platform_device dm646x_edma_device = {
  528. .name = "edma",
  529. .id = 0,
  530. .dev.platform_data = dm646x_edma_info,
  531. .num_resources = ARRAY_SIZE(edma_resources),
  532. .resource = edma_resources,
  533. };
  534. static struct resource ide_resources[] = {
  535. {
  536. .start = DM646X_ATA_REG_BASE,
  537. .end = DM646X_ATA_REG_BASE + 0x7ff,
  538. .flags = IORESOURCE_MEM,
  539. },
  540. {
  541. .start = IRQ_DM646X_IDE,
  542. .end = IRQ_DM646X_IDE,
  543. .flags = IORESOURCE_IRQ,
  544. },
  545. };
  546. static u64 ide_dma_mask = DMA_BIT_MASK(32);
  547. static struct platform_device ide_dev = {
  548. .name = "palm_bk3710",
  549. .id = -1,
  550. .resource = ide_resources,
  551. .num_resources = ARRAY_SIZE(ide_resources),
  552. .dev = {
  553. .dma_mask = &ide_dma_mask,
  554. .coherent_dma_mask = DMA_BIT_MASK(32),
  555. },
  556. };
  557. static struct resource dm646x_mcasp0_resources[] = {
  558. {
  559. .name = "mcasp0",
  560. .start = DAVINCI_DM646X_MCASP0_REG_BASE,
  561. .end = DAVINCI_DM646X_MCASP0_REG_BASE + (SZ_1K << 1) - 1,
  562. .flags = IORESOURCE_MEM,
  563. },
  564. /* first TX, then RX */
  565. {
  566. .start = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  567. .end = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  568. .flags = IORESOURCE_DMA,
  569. },
  570. {
  571. .start = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  572. .end = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  573. .flags = IORESOURCE_DMA,
  574. },
  575. };
  576. static struct resource dm646x_mcasp1_resources[] = {
  577. {
  578. .name = "mcasp1",
  579. .start = DAVINCI_DM646X_MCASP1_REG_BASE,
  580. .end = DAVINCI_DM646X_MCASP1_REG_BASE + (SZ_1K << 1) - 1,
  581. .flags = IORESOURCE_MEM,
  582. },
  583. /* DIT mode, only TX event */
  584. {
  585. .start = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  586. .end = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  587. .flags = IORESOURCE_DMA,
  588. },
  589. /* DIT mode, dummy entry */
  590. {
  591. .start = -1,
  592. .end = -1,
  593. .flags = IORESOURCE_DMA,
  594. },
  595. };
  596. static struct platform_device dm646x_mcasp0_device = {
  597. .name = "davinci-mcasp",
  598. .id = 0,
  599. .num_resources = ARRAY_SIZE(dm646x_mcasp0_resources),
  600. .resource = dm646x_mcasp0_resources,
  601. };
  602. static struct platform_device dm646x_mcasp1_device = {
  603. .name = "davinci-mcasp",
  604. .id = 1,
  605. .num_resources = ARRAY_SIZE(dm646x_mcasp1_resources),
  606. .resource = dm646x_mcasp1_resources,
  607. };
  608. static struct platform_device dm646x_dit_device = {
  609. .name = "spdif-dit",
  610. .id = -1,
  611. };
  612. static u64 vpif_dma_mask = DMA_BIT_MASK(32);
  613. static struct resource vpif_resource[] = {
  614. {
  615. .start = DAVINCI_VPIF_BASE,
  616. .end = DAVINCI_VPIF_BASE + 0x03ff,
  617. .flags = IORESOURCE_MEM,
  618. }
  619. };
  620. static struct platform_device vpif_dev = {
  621. .name = "vpif",
  622. .id = -1,
  623. .dev = {
  624. .dma_mask = &vpif_dma_mask,
  625. .coherent_dma_mask = DMA_BIT_MASK(32),
  626. },
  627. .resource = vpif_resource,
  628. .num_resources = ARRAY_SIZE(vpif_resource),
  629. };
  630. static struct resource vpif_display_resource[] = {
  631. {
  632. .start = IRQ_DM646X_VP_VERTINT2,
  633. .end = IRQ_DM646X_VP_VERTINT2,
  634. .flags = IORESOURCE_IRQ,
  635. },
  636. {
  637. .start = IRQ_DM646X_VP_VERTINT3,
  638. .end = IRQ_DM646X_VP_VERTINT3,
  639. .flags = IORESOURCE_IRQ,
  640. },
  641. };
  642. static struct platform_device vpif_display_dev = {
  643. .name = "vpif_display",
  644. .id = -1,
  645. .dev = {
  646. .dma_mask = &vpif_dma_mask,
  647. .coherent_dma_mask = DMA_BIT_MASK(32),
  648. },
  649. .resource = vpif_display_resource,
  650. .num_resources = ARRAY_SIZE(vpif_display_resource),
  651. };
  652. static struct resource vpif_capture_resource[] = {
  653. {
  654. .start = IRQ_DM646X_VP_VERTINT0,
  655. .end = IRQ_DM646X_VP_VERTINT0,
  656. .flags = IORESOURCE_IRQ,
  657. },
  658. {
  659. .start = IRQ_DM646X_VP_VERTINT1,
  660. .end = IRQ_DM646X_VP_VERTINT1,
  661. .flags = IORESOURCE_IRQ,
  662. },
  663. };
  664. static struct platform_device vpif_capture_dev = {
  665. .name = "vpif_capture",
  666. .id = -1,
  667. .dev = {
  668. .dma_mask = &vpif_dma_mask,
  669. .coherent_dma_mask = DMA_BIT_MASK(32),
  670. },
  671. .resource = vpif_capture_resource,
  672. .num_resources = ARRAY_SIZE(vpif_capture_resource),
  673. };
  674. /*----------------------------------------------------------------------*/
  675. static struct map_desc dm646x_io_desc[] = {
  676. {
  677. .virtual = IO_VIRT,
  678. .pfn = __phys_to_pfn(IO_PHYS),
  679. .length = IO_SIZE,
  680. .type = MT_DEVICE
  681. },
  682. {
  683. .virtual = SRAM_VIRT,
  684. .pfn = __phys_to_pfn(0x00010000),
  685. .length = SZ_32K,
  686. /* MT_MEMORY_NONCACHED requires supersection alignment */
  687. .type = MT_DEVICE,
  688. },
  689. };
  690. /* Contents of JTAG ID register used to identify exact cpu type */
  691. static struct davinci_id dm646x_ids[] = {
  692. {
  693. .variant = 0x0,
  694. .part_no = 0xb770,
  695. .manufacturer = 0x017,
  696. .cpu_id = DAVINCI_CPU_ID_DM6467,
  697. .name = "dm6467_rev1.x",
  698. },
  699. {
  700. .variant = 0x1,
  701. .part_no = 0xb770,
  702. .manufacturer = 0x017,
  703. .cpu_id = DAVINCI_CPU_ID_DM6467,
  704. .name = "dm6467_rev3.x",
  705. },
  706. };
  707. static void __iomem *dm646x_psc_bases[] = {
  708. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  709. };
  710. /*
  711. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  712. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  713. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  714. * T1_TOP: Timer 1, top : <unused>
  715. */
  716. struct davinci_timer_info dm646x_timer_info = {
  717. .timers = davinci_timer_instance,
  718. .clockevent_id = T0_BOT,
  719. .clocksource_id = T0_TOP,
  720. };
  721. static struct plat_serial8250_port dm646x_serial_platform_data[] = {
  722. {
  723. .mapbase = DAVINCI_UART0_BASE,
  724. .irq = IRQ_UARTINT0,
  725. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  726. UPF_IOREMAP,
  727. .iotype = UPIO_MEM32,
  728. .regshift = 2,
  729. },
  730. {
  731. .mapbase = DAVINCI_UART1_BASE,
  732. .irq = IRQ_UARTINT1,
  733. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  734. UPF_IOREMAP,
  735. .iotype = UPIO_MEM32,
  736. .regshift = 2,
  737. },
  738. {
  739. .mapbase = DAVINCI_UART2_BASE,
  740. .irq = IRQ_DM646X_UARTINT2,
  741. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  742. UPF_IOREMAP,
  743. .iotype = UPIO_MEM32,
  744. .regshift = 2,
  745. },
  746. {
  747. .flags = 0
  748. },
  749. };
  750. static struct platform_device dm646x_serial_device = {
  751. .name = "serial8250",
  752. .id = PLAT8250_DEV_PLATFORM,
  753. .dev = {
  754. .platform_data = dm646x_serial_platform_data,
  755. },
  756. };
  757. static struct davinci_soc_info davinci_soc_info_dm646x = {
  758. .io_desc = dm646x_io_desc,
  759. .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
  760. .jtag_id_base = IO_ADDRESS(0x01c40028),
  761. .ids = dm646x_ids,
  762. .ids_num = ARRAY_SIZE(dm646x_ids),
  763. .cpu_clks = dm646x_clks,
  764. .psc_bases = dm646x_psc_bases,
  765. .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
  766. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  767. .pinmux_pins = dm646x_pins,
  768. .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
  769. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  770. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  771. .intc_irq_prios = dm646x_default_priorities,
  772. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  773. .timer_info = &dm646x_timer_info,
  774. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  775. .gpio_num = 43, /* Only 33 usable */
  776. .gpio_irq = IRQ_DM646X_GPIOBNK0,
  777. .serial_dev = &dm646x_serial_device,
  778. .emac_pdata = &dm646x_emac_pdata,
  779. .sram_dma = 0x10010000,
  780. .sram_len = SZ_32K,
  781. };
  782. void __init dm646x_init_ide()
  783. {
  784. davinci_cfg_reg(DM646X_ATAEN);
  785. platform_device_register(&ide_dev);
  786. }
  787. void __init dm646x_init_mcasp0(struct snd_platform_data *pdata)
  788. {
  789. dm646x_mcasp0_device.dev.platform_data = pdata;
  790. platform_device_register(&dm646x_mcasp0_device);
  791. }
  792. void __init dm646x_init_mcasp1(struct snd_platform_data *pdata)
  793. {
  794. dm646x_mcasp1_device.dev.platform_data = pdata;
  795. platform_device_register(&dm646x_mcasp1_device);
  796. platform_device_register(&dm646x_dit_device);
  797. }
  798. void dm646x_setup_vpif(struct vpif_display_config *display_config,
  799. struct vpif_capture_config *capture_config)
  800. {
  801. unsigned int value;
  802. void __iomem *base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE);
  803. value = __raw_readl(base + VSCLKDIS_OFFSET);
  804. value &= ~VSCLKDIS_MASK;
  805. __raw_writel(value, base + VSCLKDIS_OFFSET);
  806. value = __raw_readl(base + VDD3P3V_PWDN_OFFSET);
  807. value &= ~VDD3P3V_VID_MASK;
  808. __raw_writel(value, base + VDD3P3V_PWDN_OFFSET);
  809. davinci_cfg_reg(DM646X_STSOMUX_DISABLE);
  810. davinci_cfg_reg(DM646X_STSIMUX_DISABLE);
  811. davinci_cfg_reg(DM646X_PTSOMUX_DISABLE);
  812. davinci_cfg_reg(DM646X_PTSIMUX_DISABLE);
  813. vpif_display_dev.dev.platform_data = display_config;
  814. vpif_capture_dev.dev.platform_data = capture_config;
  815. platform_device_register(&vpif_dev);
  816. platform_device_register(&vpif_display_dev);
  817. platform_device_register(&vpif_capture_dev);
  818. }
  819. void __init dm646x_init(void)
  820. {
  821. davinci_common_init(&davinci_soc_info_dm646x);
  822. }
  823. static int __init dm646x_init_devices(void)
  824. {
  825. if (!cpu_is_davinci_dm646x())
  826. return 0;
  827. platform_device_register(&dm646x_edma_device);
  828. platform_device_register(&dm646x_emac_device);
  829. return 0;
  830. }
  831. postcore_initcall(dm646x_init_devices);