dm355.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878
  1. /*
  2. * TI DaVinci DM355 chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/clk.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/gpio.h>
  17. #include <linux/spi/spi.h>
  18. #include <asm/mach/map.h>
  19. #include <mach/dm355.h>
  20. #include <mach/cputype.h>
  21. #include <mach/edma.h>
  22. #include <mach/psc.h>
  23. #include <mach/mux.h>
  24. #include <mach/irqs.h>
  25. #include <mach/time.h>
  26. #include <mach/serial.h>
  27. #include <mach/common.h>
  28. #include <mach/asp.h>
  29. #include "clock.h"
  30. #include "mux.h"
  31. #define DM355_UART2_BASE (IO_PHYS + 0x206000)
  32. /*
  33. * Device specific clocks
  34. */
  35. #define DM355_REF_FREQ 24000000 /* 24 or 36 MHz */
  36. static struct pll_data pll1_data = {
  37. .num = 1,
  38. .phys_base = DAVINCI_PLL1_BASE,
  39. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  40. };
  41. static struct pll_data pll2_data = {
  42. .num = 2,
  43. .phys_base = DAVINCI_PLL2_BASE,
  44. .flags = PLL_HAS_PREDIV,
  45. };
  46. static struct clk ref_clk = {
  47. .name = "ref_clk",
  48. /* FIXME -- crystal rate is board-specific */
  49. .rate = DM355_REF_FREQ,
  50. };
  51. static struct clk pll1_clk = {
  52. .name = "pll1",
  53. .parent = &ref_clk,
  54. .flags = CLK_PLL,
  55. .pll_data = &pll1_data,
  56. };
  57. static struct clk pll1_aux_clk = {
  58. .name = "pll1_aux_clk",
  59. .parent = &pll1_clk,
  60. .flags = CLK_PLL | PRE_PLL,
  61. };
  62. static struct clk pll1_sysclk1 = {
  63. .name = "pll1_sysclk1",
  64. .parent = &pll1_clk,
  65. .flags = CLK_PLL,
  66. .div_reg = PLLDIV1,
  67. };
  68. static struct clk pll1_sysclk2 = {
  69. .name = "pll1_sysclk2",
  70. .parent = &pll1_clk,
  71. .flags = CLK_PLL,
  72. .div_reg = PLLDIV2,
  73. };
  74. static struct clk pll1_sysclk3 = {
  75. .name = "pll1_sysclk3",
  76. .parent = &pll1_clk,
  77. .flags = CLK_PLL,
  78. .div_reg = PLLDIV3,
  79. };
  80. static struct clk pll1_sysclk4 = {
  81. .name = "pll1_sysclk4",
  82. .parent = &pll1_clk,
  83. .flags = CLK_PLL,
  84. .div_reg = PLLDIV4,
  85. };
  86. static struct clk pll1_sysclkbp = {
  87. .name = "pll1_sysclkbp",
  88. .parent = &pll1_clk,
  89. .flags = CLK_PLL | PRE_PLL,
  90. .div_reg = BPDIV
  91. };
  92. static struct clk vpss_dac_clk = {
  93. .name = "vpss_dac",
  94. .parent = &pll1_sysclk3,
  95. .lpsc = DM355_LPSC_VPSS_DAC,
  96. };
  97. static struct clk vpss_master_clk = {
  98. .name = "vpss_master",
  99. .parent = &pll1_sysclk4,
  100. .lpsc = DAVINCI_LPSC_VPSSMSTR,
  101. .flags = CLK_PSC,
  102. };
  103. static struct clk vpss_slave_clk = {
  104. .name = "vpss_slave",
  105. .parent = &pll1_sysclk4,
  106. .lpsc = DAVINCI_LPSC_VPSSSLV,
  107. };
  108. static struct clk clkout1_clk = {
  109. .name = "clkout1",
  110. .parent = &pll1_aux_clk,
  111. /* NOTE: clkout1 can be externally gated by muxing GPIO-18 */
  112. };
  113. static struct clk clkout2_clk = {
  114. .name = "clkout2",
  115. .parent = &pll1_sysclkbp,
  116. };
  117. static struct clk pll2_clk = {
  118. .name = "pll2",
  119. .parent = &ref_clk,
  120. .flags = CLK_PLL,
  121. .pll_data = &pll2_data,
  122. };
  123. static struct clk pll2_sysclk1 = {
  124. .name = "pll2_sysclk1",
  125. .parent = &pll2_clk,
  126. .flags = CLK_PLL,
  127. .div_reg = PLLDIV1,
  128. };
  129. static struct clk pll2_sysclkbp = {
  130. .name = "pll2_sysclkbp",
  131. .parent = &pll2_clk,
  132. .flags = CLK_PLL | PRE_PLL,
  133. .div_reg = BPDIV
  134. };
  135. static struct clk clkout3_clk = {
  136. .name = "clkout3",
  137. .parent = &pll2_sysclkbp,
  138. /* NOTE: clkout3 can be externally gated by muxing GPIO-16 */
  139. };
  140. static struct clk arm_clk = {
  141. .name = "arm_clk",
  142. .parent = &pll1_sysclk1,
  143. .lpsc = DAVINCI_LPSC_ARM,
  144. .flags = ALWAYS_ENABLED,
  145. };
  146. /*
  147. * NOT LISTED below, and not touched by Linux
  148. * - in SyncReset state by default
  149. * .lpsc = DAVINCI_LPSC_TPCC,
  150. * .lpsc = DAVINCI_LPSC_TPTC0,
  151. * .lpsc = DAVINCI_LPSC_TPTC1,
  152. * .lpsc = DAVINCI_LPSC_DDR_EMIF, .parent = &sysclk2_clk,
  153. * .lpsc = DAVINCI_LPSC_MEMSTICK,
  154. * - in Enabled state by default
  155. * .lpsc = DAVINCI_LPSC_SYSTEM_SUBSYS,
  156. * .lpsc = DAVINCI_LPSC_SCR2, // "bus"
  157. * .lpsc = DAVINCI_LPSC_SCR3, // "bus"
  158. * .lpsc = DAVINCI_LPSC_SCR4, // "bus"
  159. * .lpsc = DAVINCI_LPSC_CROSSBAR, // "emulation"
  160. * .lpsc = DAVINCI_LPSC_CFG27, // "test"
  161. * .lpsc = DAVINCI_LPSC_CFG3, // "test"
  162. * .lpsc = DAVINCI_LPSC_CFG5, // "test"
  163. */
  164. static struct clk mjcp_clk = {
  165. .name = "mjcp",
  166. .parent = &pll1_sysclk1,
  167. .lpsc = DAVINCI_LPSC_IMCOP,
  168. };
  169. static struct clk uart0_clk = {
  170. .name = "uart0",
  171. .parent = &pll1_aux_clk,
  172. .lpsc = DAVINCI_LPSC_UART0,
  173. };
  174. static struct clk uart1_clk = {
  175. .name = "uart1",
  176. .parent = &pll1_aux_clk,
  177. .lpsc = DAVINCI_LPSC_UART1,
  178. };
  179. static struct clk uart2_clk = {
  180. .name = "uart2",
  181. .parent = &pll1_sysclk2,
  182. .lpsc = DAVINCI_LPSC_UART2,
  183. };
  184. static struct clk i2c_clk = {
  185. .name = "i2c",
  186. .parent = &pll1_aux_clk,
  187. .lpsc = DAVINCI_LPSC_I2C,
  188. };
  189. static struct clk asp0_clk = {
  190. .name = "asp0",
  191. .parent = &pll1_sysclk2,
  192. .lpsc = DAVINCI_LPSC_McBSP,
  193. };
  194. static struct clk asp1_clk = {
  195. .name = "asp1",
  196. .parent = &pll1_sysclk2,
  197. .lpsc = DM355_LPSC_McBSP1,
  198. };
  199. static struct clk mmcsd0_clk = {
  200. .name = "mmcsd0",
  201. .parent = &pll1_sysclk2,
  202. .lpsc = DAVINCI_LPSC_MMC_SD,
  203. };
  204. static struct clk mmcsd1_clk = {
  205. .name = "mmcsd1",
  206. .parent = &pll1_sysclk2,
  207. .lpsc = DM355_LPSC_MMC_SD1,
  208. };
  209. static struct clk spi0_clk = {
  210. .name = "spi0",
  211. .parent = &pll1_sysclk2,
  212. .lpsc = DAVINCI_LPSC_SPI,
  213. };
  214. static struct clk spi1_clk = {
  215. .name = "spi1",
  216. .parent = &pll1_sysclk2,
  217. .lpsc = DM355_LPSC_SPI1,
  218. };
  219. static struct clk spi2_clk = {
  220. .name = "spi2",
  221. .parent = &pll1_sysclk2,
  222. .lpsc = DM355_LPSC_SPI2,
  223. };
  224. static struct clk gpio_clk = {
  225. .name = "gpio",
  226. .parent = &pll1_sysclk2,
  227. .lpsc = DAVINCI_LPSC_GPIO,
  228. };
  229. static struct clk aemif_clk = {
  230. .name = "aemif",
  231. .parent = &pll1_sysclk2,
  232. .lpsc = DAVINCI_LPSC_AEMIF,
  233. };
  234. static struct clk pwm0_clk = {
  235. .name = "pwm0",
  236. .parent = &pll1_aux_clk,
  237. .lpsc = DAVINCI_LPSC_PWM0,
  238. };
  239. static struct clk pwm1_clk = {
  240. .name = "pwm1",
  241. .parent = &pll1_aux_clk,
  242. .lpsc = DAVINCI_LPSC_PWM1,
  243. };
  244. static struct clk pwm2_clk = {
  245. .name = "pwm2",
  246. .parent = &pll1_aux_clk,
  247. .lpsc = DAVINCI_LPSC_PWM2,
  248. };
  249. static struct clk pwm3_clk = {
  250. .name = "pwm3",
  251. .parent = &pll1_aux_clk,
  252. .lpsc = DM355_LPSC_PWM3,
  253. };
  254. static struct clk timer0_clk = {
  255. .name = "timer0",
  256. .parent = &pll1_aux_clk,
  257. .lpsc = DAVINCI_LPSC_TIMER0,
  258. };
  259. static struct clk timer1_clk = {
  260. .name = "timer1",
  261. .parent = &pll1_aux_clk,
  262. .lpsc = DAVINCI_LPSC_TIMER1,
  263. };
  264. static struct clk timer2_clk = {
  265. .name = "timer2",
  266. .parent = &pll1_aux_clk,
  267. .lpsc = DAVINCI_LPSC_TIMER2,
  268. .usecount = 1, /* REVISIT: why cant' this be disabled? */
  269. };
  270. static struct clk timer3_clk = {
  271. .name = "timer3",
  272. .parent = &pll1_aux_clk,
  273. .lpsc = DM355_LPSC_TIMER3,
  274. };
  275. static struct clk rto_clk = {
  276. .name = "rto",
  277. .parent = &pll1_aux_clk,
  278. .lpsc = DM355_LPSC_RTO,
  279. };
  280. static struct clk usb_clk = {
  281. .name = "usb",
  282. .parent = &pll1_sysclk2,
  283. .lpsc = DAVINCI_LPSC_USB,
  284. };
  285. static struct davinci_clk dm355_clks[] = {
  286. CLK(NULL, "ref", &ref_clk),
  287. CLK(NULL, "pll1", &pll1_clk),
  288. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  289. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  290. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  291. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  292. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  293. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  294. CLK(NULL, "vpss_dac", &vpss_dac_clk),
  295. CLK(NULL, "vpss_master", &vpss_master_clk),
  296. CLK(NULL, "vpss_slave", &vpss_slave_clk),
  297. CLK(NULL, "clkout1", &clkout1_clk),
  298. CLK(NULL, "clkout2", &clkout2_clk),
  299. CLK(NULL, "pll2", &pll2_clk),
  300. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  301. CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
  302. CLK(NULL, "clkout3", &clkout3_clk),
  303. CLK(NULL, "arm", &arm_clk),
  304. CLK(NULL, "mjcp", &mjcp_clk),
  305. CLK(NULL, "uart0", &uart0_clk),
  306. CLK(NULL, "uart1", &uart1_clk),
  307. CLK(NULL, "uart2", &uart2_clk),
  308. CLK("i2c_davinci.1", NULL, &i2c_clk),
  309. CLK("davinci-asp.0", NULL, &asp0_clk),
  310. CLK("davinci-asp.1", NULL, &asp1_clk),
  311. CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
  312. CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
  313. CLK(NULL, "spi0", &spi0_clk),
  314. CLK(NULL, "spi1", &spi1_clk),
  315. CLK(NULL, "spi2", &spi2_clk),
  316. CLK(NULL, "gpio", &gpio_clk),
  317. CLK(NULL, "aemif", &aemif_clk),
  318. CLK(NULL, "pwm0", &pwm0_clk),
  319. CLK(NULL, "pwm1", &pwm1_clk),
  320. CLK(NULL, "pwm2", &pwm2_clk),
  321. CLK(NULL, "pwm3", &pwm3_clk),
  322. CLK(NULL, "timer0", &timer0_clk),
  323. CLK(NULL, "timer1", &timer1_clk),
  324. CLK("watchdog", NULL, &timer2_clk),
  325. CLK(NULL, "timer3", &timer3_clk),
  326. CLK(NULL, "rto", &rto_clk),
  327. CLK(NULL, "usb", &usb_clk),
  328. CLK(NULL, NULL, NULL),
  329. };
  330. /*----------------------------------------------------------------------*/
  331. static u64 dm355_spi0_dma_mask = DMA_BIT_MASK(32);
  332. static struct resource dm355_spi0_resources[] = {
  333. {
  334. .start = 0x01c66000,
  335. .end = 0x01c667ff,
  336. .flags = IORESOURCE_MEM,
  337. },
  338. {
  339. .start = IRQ_DM355_SPINT0_1,
  340. .flags = IORESOURCE_IRQ,
  341. },
  342. /* Not yet used, so not included:
  343. * IORESOURCE_IRQ:
  344. * - IRQ_DM355_SPINT0_0
  345. * IORESOURCE_DMA:
  346. * - DAVINCI_DMA_SPI_SPIX
  347. * - DAVINCI_DMA_SPI_SPIR
  348. */
  349. };
  350. static struct platform_device dm355_spi0_device = {
  351. .name = "spi_davinci",
  352. .id = 0,
  353. .dev = {
  354. .dma_mask = &dm355_spi0_dma_mask,
  355. .coherent_dma_mask = DMA_BIT_MASK(32),
  356. },
  357. .num_resources = ARRAY_SIZE(dm355_spi0_resources),
  358. .resource = dm355_spi0_resources,
  359. };
  360. void __init dm355_init_spi0(unsigned chipselect_mask,
  361. struct spi_board_info *info, unsigned len)
  362. {
  363. /* for now, assume we need MISO */
  364. davinci_cfg_reg(DM355_SPI0_SDI);
  365. /* not all slaves will be wired up */
  366. if (chipselect_mask & BIT(0))
  367. davinci_cfg_reg(DM355_SPI0_SDENA0);
  368. if (chipselect_mask & BIT(1))
  369. davinci_cfg_reg(DM355_SPI0_SDENA1);
  370. spi_register_board_info(info, len);
  371. platform_device_register(&dm355_spi0_device);
  372. }
  373. /*----------------------------------------------------------------------*/
  374. #define PINMUX0 0x00
  375. #define PINMUX1 0x04
  376. #define PINMUX2 0x08
  377. #define PINMUX3 0x0c
  378. #define PINMUX4 0x10
  379. #define INTMUX 0x18
  380. #define EVTMUX 0x1c
  381. /*
  382. * Device specific mux setup
  383. *
  384. * soc description mux mode mode mux dbg
  385. * reg offset mask mode
  386. */
  387. static const struct mux_config dm355_pins[] = {
  388. #ifdef CONFIG_DAVINCI_MUX
  389. MUX_CFG(DM355, MMCSD0, 4, 2, 1, 0, false)
  390. MUX_CFG(DM355, SD1_CLK, 3, 6, 1, 1, false)
  391. MUX_CFG(DM355, SD1_CMD, 3, 7, 1, 1, false)
  392. MUX_CFG(DM355, SD1_DATA3, 3, 8, 3, 1, false)
  393. MUX_CFG(DM355, SD1_DATA2, 3, 10, 3, 1, false)
  394. MUX_CFG(DM355, SD1_DATA1, 3, 12, 3, 1, false)
  395. MUX_CFG(DM355, SD1_DATA0, 3, 14, 3, 1, false)
  396. MUX_CFG(DM355, I2C_SDA, 3, 19, 1, 1, false)
  397. MUX_CFG(DM355, I2C_SCL, 3, 20, 1, 1, false)
  398. MUX_CFG(DM355, MCBSP0_BDX, 3, 0, 1, 1, false)
  399. MUX_CFG(DM355, MCBSP0_X, 3, 1, 1, 1, false)
  400. MUX_CFG(DM355, MCBSP0_BFSX, 3, 2, 1, 1, false)
  401. MUX_CFG(DM355, MCBSP0_BDR, 3, 3, 1, 1, false)
  402. MUX_CFG(DM355, MCBSP0_R, 3, 4, 1, 1, false)
  403. MUX_CFG(DM355, MCBSP0_BFSR, 3, 5, 1, 1, false)
  404. MUX_CFG(DM355, SPI0_SDI, 4, 1, 1, 0, false)
  405. MUX_CFG(DM355, SPI0_SDENA0, 4, 0, 1, 0, false)
  406. MUX_CFG(DM355, SPI0_SDENA1, 3, 28, 1, 1, false)
  407. INT_CFG(DM355, INT_EDMA_CC, 2, 1, 1, false)
  408. INT_CFG(DM355, INT_EDMA_TC0_ERR, 3, 1, 1, false)
  409. INT_CFG(DM355, INT_EDMA_TC1_ERR, 4, 1, 1, false)
  410. EVT_CFG(DM355, EVT8_ASP1_TX, 0, 1, 0, false)
  411. EVT_CFG(DM355, EVT9_ASP1_RX, 1, 1, 0, false)
  412. EVT_CFG(DM355, EVT26_MMC0_RX, 2, 1, 0, false)
  413. MUX_CFG(DM355, VOUT_FIELD, 1, 18, 3, 1, false)
  414. MUX_CFG(DM355, VOUT_FIELD_G70, 1, 18, 3, 0, false)
  415. MUX_CFG(DM355, VOUT_HVSYNC, 1, 16, 1, 0, false)
  416. MUX_CFG(DM355, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
  417. MUX_CFG(DM355, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
  418. MUX_CFG(DM355, VIN_PCLK, 0, 14, 1, 1, false)
  419. MUX_CFG(DM355, VIN_CAM_WEN, 0, 13, 1, 1, false)
  420. MUX_CFG(DM355, VIN_CAM_VD, 0, 12, 1, 1, false)
  421. MUX_CFG(DM355, VIN_CAM_HD, 0, 11, 1, 1, false)
  422. MUX_CFG(DM355, VIN_YIN_EN, 0, 10, 1, 1, false)
  423. MUX_CFG(DM355, VIN_CINL_EN, 0, 0, 0xff, 0x55, false)
  424. MUX_CFG(DM355, VIN_CINH_EN, 0, 8, 3, 3, false)
  425. #endif
  426. };
  427. static u8 dm355_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  428. [IRQ_DM355_CCDC_VDINT0] = 2,
  429. [IRQ_DM355_CCDC_VDINT1] = 6,
  430. [IRQ_DM355_CCDC_VDINT2] = 6,
  431. [IRQ_DM355_IPIPE_HST] = 6,
  432. [IRQ_DM355_H3AINT] = 6,
  433. [IRQ_DM355_IPIPE_SDR] = 6,
  434. [IRQ_DM355_IPIPEIFINT] = 6,
  435. [IRQ_DM355_OSDINT] = 7,
  436. [IRQ_DM355_VENCINT] = 6,
  437. [IRQ_ASQINT] = 6,
  438. [IRQ_IMXINT] = 6,
  439. [IRQ_USBINT] = 4,
  440. [IRQ_DM355_RTOINT] = 4,
  441. [IRQ_DM355_UARTINT2] = 7,
  442. [IRQ_DM355_TINT6] = 7,
  443. [IRQ_CCINT0] = 5, /* dma */
  444. [IRQ_CCERRINT] = 5, /* dma */
  445. [IRQ_TCERRINT0] = 5, /* dma */
  446. [IRQ_TCERRINT] = 5, /* dma */
  447. [IRQ_DM355_SPINT2_1] = 7,
  448. [IRQ_DM355_TINT7] = 4,
  449. [IRQ_DM355_SDIOINT0] = 7,
  450. [IRQ_MBXINT] = 7,
  451. [IRQ_MBRINT] = 7,
  452. [IRQ_MMCINT] = 7,
  453. [IRQ_DM355_MMCINT1] = 7,
  454. [IRQ_DM355_PWMINT3] = 7,
  455. [IRQ_DDRINT] = 7,
  456. [IRQ_AEMIFINT] = 7,
  457. [IRQ_DM355_SDIOINT1] = 4,
  458. [IRQ_TINT0_TINT12] = 2, /* clockevent */
  459. [IRQ_TINT0_TINT34] = 2, /* clocksource */
  460. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  461. [IRQ_TINT1_TINT34] = 7, /* system tick */
  462. [IRQ_PWMINT0] = 7,
  463. [IRQ_PWMINT1] = 7,
  464. [IRQ_PWMINT2] = 7,
  465. [IRQ_I2C] = 3,
  466. [IRQ_UARTINT0] = 3,
  467. [IRQ_UARTINT1] = 3,
  468. [IRQ_DM355_SPINT0_0] = 3,
  469. [IRQ_DM355_SPINT0_1] = 3,
  470. [IRQ_DM355_GPIO0] = 3,
  471. [IRQ_DM355_GPIO1] = 7,
  472. [IRQ_DM355_GPIO2] = 4,
  473. [IRQ_DM355_GPIO3] = 4,
  474. [IRQ_DM355_GPIO4] = 7,
  475. [IRQ_DM355_GPIO5] = 7,
  476. [IRQ_DM355_GPIO6] = 7,
  477. [IRQ_DM355_GPIO7] = 7,
  478. [IRQ_DM355_GPIO8] = 7,
  479. [IRQ_DM355_GPIO9] = 7,
  480. [IRQ_DM355_GPIOBNK0] = 7,
  481. [IRQ_DM355_GPIOBNK1] = 7,
  482. [IRQ_DM355_GPIOBNK2] = 7,
  483. [IRQ_DM355_GPIOBNK3] = 7,
  484. [IRQ_DM355_GPIOBNK4] = 7,
  485. [IRQ_DM355_GPIOBNK5] = 7,
  486. [IRQ_DM355_GPIOBNK6] = 7,
  487. [IRQ_COMMTX] = 7,
  488. [IRQ_COMMRX] = 7,
  489. [IRQ_EMUINT] = 7,
  490. };
  491. /*----------------------------------------------------------------------*/
  492. static const s8 dma_chan_dm355_no_event[] = {
  493. 12, 13, 24, 56, 57,
  494. 58, 59, 60, 61, 62,
  495. 63,
  496. -1
  497. };
  498. static const s8
  499. queue_tc_mapping[][2] = {
  500. /* {event queue no, TC no} */
  501. {0, 0},
  502. {1, 1},
  503. {-1, -1},
  504. };
  505. static const s8
  506. queue_priority_mapping[][2] = {
  507. /* {event queue no, Priority} */
  508. {0, 3},
  509. {1, 7},
  510. {-1, -1},
  511. };
  512. static struct edma_soc_info dm355_edma_info[] = {
  513. {
  514. .n_channel = 64,
  515. .n_region = 4,
  516. .n_slot = 128,
  517. .n_tc = 2,
  518. .n_cc = 1,
  519. .noevent = dma_chan_dm355_no_event,
  520. .queue_tc_mapping = queue_tc_mapping,
  521. .queue_priority_mapping = queue_priority_mapping,
  522. },
  523. };
  524. static struct resource edma_resources[] = {
  525. {
  526. .name = "edma_cc0",
  527. .start = 0x01c00000,
  528. .end = 0x01c00000 + SZ_64K - 1,
  529. .flags = IORESOURCE_MEM,
  530. },
  531. {
  532. .name = "edma_tc0",
  533. .start = 0x01c10000,
  534. .end = 0x01c10000 + SZ_1K - 1,
  535. .flags = IORESOURCE_MEM,
  536. },
  537. {
  538. .name = "edma_tc1",
  539. .start = 0x01c10400,
  540. .end = 0x01c10400 + SZ_1K - 1,
  541. .flags = IORESOURCE_MEM,
  542. },
  543. {
  544. .name = "edma0",
  545. .start = IRQ_CCINT0,
  546. .flags = IORESOURCE_IRQ,
  547. },
  548. {
  549. .name = "edma0_err",
  550. .start = IRQ_CCERRINT,
  551. .flags = IORESOURCE_IRQ,
  552. },
  553. /* not using (or muxing) TC*_ERR */
  554. };
  555. static struct platform_device dm355_edma_device = {
  556. .name = "edma",
  557. .id = 0,
  558. .dev.platform_data = dm355_edma_info,
  559. .num_resources = ARRAY_SIZE(edma_resources),
  560. .resource = edma_resources,
  561. };
  562. static struct resource dm355_asp1_resources[] = {
  563. {
  564. .start = DAVINCI_ASP1_BASE,
  565. .end = DAVINCI_ASP1_BASE + SZ_8K - 1,
  566. .flags = IORESOURCE_MEM,
  567. },
  568. {
  569. .start = DAVINCI_DMA_ASP1_TX,
  570. .end = DAVINCI_DMA_ASP1_TX,
  571. .flags = IORESOURCE_DMA,
  572. },
  573. {
  574. .start = DAVINCI_DMA_ASP1_RX,
  575. .end = DAVINCI_DMA_ASP1_RX,
  576. .flags = IORESOURCE_DMA,
  577. },
  578. };
  579. static struct platform_device dm355_asp1_device = {
  580. .name = "davinci-asp",
  581. .id = 1,
  582. .num_resources = ARRAY_SIZE(dm355_asp1_resources),
  583. .resource = dm355_asp1_resources,
  584. };
  585. static struct resource dm355_vpss_resources[] = {
  586. {
  587. /* VPSS BL Base address */
  588. .name = "vpss",
  589. .start = 0x01c70800,
  590. .end = 0x01c70800 + 0xff,
  591. .flags = IORESOURCE_MEM,
  592. },
  593. {
  594. /* VPSS CLK Base address */
  595. .name = "vpss",
  596. .start = 0x01c70000,
  597. .end = 0x01c70000 + 0xf,
  598. .flags = IORESOURCE_MEM,
  599. },
  600. };
  601. static struct platform_device dm355_vpss_device = {
  602. .name = "vpss",
  603. .id = -1,
  604. .dev.platform_data = "dm355_vpss",
  605. .num_resources = ARRAY_SIZE(dm355_vpss_resources),
  606. .resource = dm355_vpss_resources,
  607. };
  608. static struct resource vpfe_resources[] = {
  609. {
  610. .start = IRQ_VDINT0,
  611. .end = IRQ_VDINT0,
  612. .flags = IORESOURCE_IRQ,
  613. },
  614. {
  615. .start = IRQ_VDINT1,
  616. .end = IRQ_VDINT1,
  617. .flags = IORESOURCE_IRQ,
  618. },
  619. /* CCDC Base address */
  620. {
  621. .flags = IORESOURCE_MEM,
  622. .start = 0x01c70600,
  623. .end = 0x01c70600 + 0x1ff,
  624. },
  625. };
  626. static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
  627. static struct platform_device vpfe_capture_dev = {
  628. .name = CAPTURE_DRV_NAME,
  629. .id = -1,
  630. .num_resources = ARRAY_SIZE(vpfe_resources),
  631. .resource = vpfe_resources,
  632. .dev = {
  633. .dma_mask = &vpfe_capture_dma_mask,
  634. .coherent_dma_mask = DMA_BIT_MASK(32),
  635. },
  636. };
  637. void dm355_set_vpfe_config(struct vpfe_config *cfg)
  638. {
  639. vpfe_capture_dev.dev.platform_data = cfg;
  640. }
  641. /*----------------------------------------------------------------------*/
  642. static struct map_desc dm355_io_desc[] = {
  643. {
  644. .virtual = IO_VIRT,
  645. .pfn = __phys_to_pfn(IO_PHYS),
  646. .length = IO_SIZE,
  647. .type = MT_DEVICE
  648. },
  649. {
  650. .virtual = SRAM_VIRT,
  651. .pfn = __phys_to_pfn(0x00010000),
  652. .length = SZ_32K,
  653. /* MT_MEMORY_NONCACHED requires supersection alignment */
  654. .type = MT_DEVICE,
  655. },
  656. };
  657. /* Contents of JTAG ID register used to identify exact cpu type */
  658. static struct davinci_id dm355_ids[] = {
  659. {
  660. .variant = 0x0,
  661. .part_no = 0xb73b,
  662. .manufacturer = 0x00f,
  663. .cpu_id = DAVINCI_CPU_ID_DM355,
  664. .name = "dm355",
  665. },
  666. };
  667. static void __iomem *dm355_psc_bases[] = {
  668. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  669. };
  670. /*
  671. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  672. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  673. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  674. * T1_TOP: Timer 1, top : <unused>
  675. */
  676. struct davinci_timer_info dm355_timer_info = {
  677. .timers = davinci_timer_instance,
  678. .clockevent_id = T0_BOT,
  679. .clocksource_id = T0_TOP,
  680. };
  681. static struct plat_serial8250_port dm355_serial_platform_data[] = {
  682. {
  683. .mapbase = DAVINCI_UART0_BASE,
  684. .irq = IRQ_UARTINT0,
  685. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  686. UPF_IOREMAP,
  687. .iotype = UPIO_MEM,
  688. .regshift = 2,
  689. },
  690. {
  691. .mapbase = DAVINCI_UART1_BASE,
  692. .irq = IRQ_UARTINT1,
  693. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  694. UPF_IOREMAP,
  695. .iotype = UPIO_MEM,
  696. .regshift = 2,
  697. },
  698. {
  699. .mapbase = DM355_UART2_BASE,
  700. .irq = IRQ_DM355_UARTINT2,
  701. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  702. UPF_IOREMAP,
  703. .iotype = UPIO_MEM,
  704. .regshift = 2,
  705. },
  706. {
  707. .flags = 0
  708. },
  709. };
  710. static struct platform_device dm355_serial_device = {
  711. .name = "serial8250",
  712. .id = PLAT8250_DEV_PLATFORM,
  713. .dev = {
  714. .platform_data = dm355_serial_platform_data,
  715. },
  716. };
  717. static struct davinci_soc_info davinci_soc_info_dm355 = {
  718. .io_desc = dm355_io_desc,
  719. .io_desc_num = ARRAY_SIZE(dm355_io_desc),
  720. .jtag_id_base = IO_ADDRESS(0x01c40028),
  721. .ids = dm355_ids,
  722. .ids_num = ARRAY_SIZE(dm355_ids),
  723. .cpu_clks = dm355_clks,
  724. .psc_bases = dm355_psc_bases,
  725. .psc_bases_num = ARRAY_SIZE(dm355_psc_bases),
  726. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  727. .pinmux_pins = dm355_pins,
  728. .pinmux_pins_num = ARRAY_SIZE(dm355_pins),
  729. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  730. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  731. .intc_irq_prios = dm355_default_priorities,
  732. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  733. .timer_info = &dm355_timer_info,
  734. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  735. .gpio_num = 104,
  736. .gpio_irq = IRQ_DM355_GPIOBNK0,
  737. .serial_dev = &dm355_serial_device,
  738. .sram_dma = 0x00010000,
  739. .sram_len = SZ_32K,
  740. };
  741. void __init dm355_init_asp1(u32 evt_enable, struct snd_platform_data *pdata)
  742. {
  743. /* we don't use ASP1 IRQs, or we'd need to mux them ... */
  744. if (evt_enable & ASP1_TX_EVT_EN)
  745. davinci_cfg_reg(DM355_EVT8_ASP1_TX);
  746. if (evt_enable & ASP1_RX_EVT_EN)
  747. davinci_cfg_reg(DM355_EVT9_ASP1_RX);
  748. dm355_asp1_device.dev.platform_data = pdata;
  749. platform_device_register(&dm355_asp1_device);
  750. }
  751. void __init dm355_init(void)
  752. {
  753. davinci_common_init(&davinci_soc_info_dm355);
  754. }
  755. static int __init dm355_init_devices(void)
  756. {
  757. if (!cpu_is_davinci_dm355())
  758. return 0;
  759. davinci_cfg_reg(DM355_INT_EDMA_CC);
  760. platform_device_register(&dm355_edma_device);
  761. platform_device_register(&dm355_vpss_device);
  762. /*
  763. * setup Mux configuration for vpfe input and register
  764. * vpfe capture platform device
  765. */
  766. davinci_cfg_reg(DM355_VIN_PCLK);
  767. davinci_cfg_reg(DM355_VIN_CAM_WEN);
  768. davinci_cfg_reg(DM355_VIN_CAM_VD);
  769. davinci_cfg_reg(DM355_VIN_CAM_HD);
  770. davinci_cfg_reg(DM355_VIN_YIN_EN);
  771. davinci_cfg_reg(DM355_VIN_CINL_EN);
  772. davinci_cfg_reg(DM355_VIN_CINH_EN);
  773. platform_device_register(&vpfe_capture_dev);
  774. return 0;
  775. }
  776. postcore_initcall(dm355_init_devices);