cpuidle.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * CPU idle for DaVinci SoCs
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated. http://www.ti.com/
  5. *
  6. * Derived from Marvell Kirkwood CPU idle code
  7. * (arch/arm/mach-kirkwood/cpuidle.c)
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/cpuidle.h>
  17. #include <linux/io.h>
  18. #include <asm/proc-fns.h>
  19. #include <mach/cpuidle.h>
  20. #define DAVINCI_CPUIDLE_MAX_STATES 2
  21. struct davinci_ops {
  22. void (*enter) (u32 flags);
  23. void (*exit) (u32 flags);
  24. u32 flags;
  25. };
  26. /* fields in davinci_ops.flags */
  27. #define DAVINCI_CPUIDLE_FLAGS_DDR2_PWDN BIT(0)
  28. static struct cpuidle_driver davinci_idle_driver = {
  29. .name = "cpuidle-davinci",
  30. .owner = THIS_MODULE,
  31. };
  32. static DEFINE_PER_CPU(struct cpuidle_device, davinci_cpuidle_device);
  33. static void __iomem *ddr2_reg_base;
  34. #define DDR2_SDRCR_OFFSET 0xc
  35. #define DDR2_SRPD_BIT BIT(23)
  36. #define DDR2_LPMODEN_BIT BIT(31)
  37. static void davinci_save_ddr_power(int enter, bool pdown)
  38. {
  39. u32 val;
  40. val = __raw_readl(ddr2_reg_base + DDR2_SDRCR_OFFSET);
  41. if (enter) {
  42. if (pdown)
  43. val |= DDR2_SRPD_BIT;
  44. else
  45. val &= ~DDR2_SRPD_BIT;
  46. val |= DDR2_LPMODEN_BIT;
  47. } else {
  48. val &= ~(DDR2_SRPD_BIT | DDR2_LPMODEN_BIT);
  49. }
  50. __raw_writel(val, ddr2_reg_base + DDR2_SDRCR_OFFSET);
  51. }
  52. static void davinci_c2state_enter(u32 flags)
  53. {
  54. davinci_save_ddr_power(1, !!(flags & DAVINCI_CPUIDLE_FLAGS_DDR2_PWDN));
  55. }
  56. static void davinci_c2state_exit(u32 flags)
  57. {
  58. davinci_save_ddr_power(0, !!(flags & DAVINCI_CPUIDLE_FLAGS_DDR2_PWDN));
  59. }
  60. static struct davinci_ops davinci_states[DAVINCI_CPUIDLE_MAX_STATES] = {
  61. [1] = {
  62. .enter = davinci_c2state_enter,
  63. .exit = davinci_c2state_exit,
  64. },
  65. };
  66. /* Actual code that puts the SoC in different idle states */
  67. static int davinci_enter_idle(struct cpuidle_device *dev,
  68. struct cpuidle_state *state)
  69. {
  70. struct davinci_ops *ops = cpuidle_get_statedata(state);
  71. struct timeval before, after;
  72. int idle_time;
  73. local_irq_disable();
  74. do_gettimeofday(&before);
  75. if (ops && ops->enter)
  76. ops->enter(ops->flags);
  77. /* Wait for interrupt state */
  78. cpu_do_idle();
  79. if (ops && ops->exit)
  80. ops->exit(ops->flags);
  81. do_gettimeofday(&after);
  82. local_irq_enable();
  83. idle_time = (after.tv_sec - before.tv_sec) * USEC_PER_SEC +
  84. (after.tv_usec - before.tv_usec);
  85. return idle_time;
  86. }
  87. static int __init davinci_cpuidle_probe(struct platform_device *pdev)
  88. {
  89. int ret;
  90. struct cpuidle_device *device;
  91. struct davinci_cpuidle_config *pdata = pdev->dev.platform_data;
  92. struct resource *ddr2_regs;
  93. resource_size_t len;
  94. device = &per_cpu(davinci_cpuidle_device, smp_processor_id());
  95. if (!pdata) {
  96. dev_err(&pdev->dev, "cannot get platform data\n");
  97. return -ENOENT;
  98. }
  99. ddr2_regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  100. if (!ddr2_regs) {
  101. dev_err(&pdev->dev, "cannot get DDR2 controller register base");
  102. return -ENODEV;
  103. }
  104. len = resource_size(ddr2_regs);
  105. ddr2_regs = request_mem_region(ddr2_regs->start, len, ddr2_regs->name);
  106. if (!ddr2_regs)
  107. return -EBUSY;
  108. ddr2_reg_base = ioremap(ddr2_regs->start, len);
  109. if (!ddr2_reg_base) {
  110. ret = -ENOMEM;
  111. goto ioremap_fail;
  112. }
  113. ret = cpuidle_register_driver(&davinci_idle_driver);
  114. if (ret) {
  115. dev_err(&pdev->dev, "failed to register driver\n");
  116. goto driver_register_fail;
  117. }
  118. /* Wait for interrupt state */
  119. device->states[0].enter = davinci_enter_idle;
  120. device->states[0].exit_latency = 1;
  121. device->states[0].target_residency = 10000;
  122. device->states[0].flags = CPUIDLE_FLAG_TIME_VALID;
  123. strcpy(device->states[0].name, "WFI");
  124. strcpy(device->states[0].desc, "Wait for interrupt");
  125. /* Wait for interrupt and DDR self refresh state */
  126. device->states[1].enter = davinci_enter_idle;
  127. device->states[1].exit_latency = 10;
  128. device->states[1].target_residency = 10000;
  129. device->states[1].flags = CPUIDLE_FLAG_TIME_VALID;
  130. strcpy(device->states[1].name, "DDR SR");
  131. strcpy(device->states[1].desc, "WFI and DDR Self Refresh");
  132. if (pdata->ddr2_pdown)
  133. davinci_states[1].flags |= DAVINCI_CPUIDLE_FLAGS_DDR2_PWDN;
  134. cpuidle_set_statedata(&device->states[1], &davinci_states[1]);
  135. device->state_count = DAVINCI_CPUIDLE_MAX_STATES;
  136. ret = cpuidle_register_device(device);
  137. if (ret) {
  138. dev_err(&pdev->dev, "failed to register device\n");
  139. goto device_register_fail;
  140. }
  141. return 0;
  142. device_register_fail:
  143. cpuidle_unregister_driver(&davinci_idle_driver);
  144. driver_register_fail:
  145. iounmap(ddr2_reg_base);
  146. ioremap_fail:
  147. release_mem_region(ddr2_regs->start, len);
  148. return ret;
  149. }
  150. static struct platform_driver davinci_cpuidle_driver = {
  151. .driver = {
  152. .name = "cpuidle-davinci",
  153. .owner = THIS_MODULE,
  154. },
  155. };
  156. static int __init davinci_cpuidle_init(void)
  157. {
  158. return platform_driver_probe(&davinci_cpuidle_driver,
  159. davinci_cpuidle_probe);
  160. }
  161. device_initcall(davinci_cpuidle_init);