board-dm365-evm.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535
  1. /*
  2. * TI DaVinci DM365 EVM board support
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/err.h>
  18. #include <linux/i2c.h>
  19. #include <linux/io.h>
  20. #include <linux/clk.h>
  21. #include <linux/i2c/at24.h>
  22. #include <linux/leds.h>
  23. #include <linux/mtd/mtd.h>
  24. #include <linux/mtd/partitions.h>
  25. #include <linux/mtd/nand.h>
  26. #include <linux/input.h>
  27. #include <asm/mach-types.h>
  28. #include <asm/mach/arch.h>
  29. #include <mach/mux.h>
  30. #include <mach/dm365.h>
  31. #include <mach/common.h>
  32. #include <mach/i2c.h>
  33. #include <mach/serial.h>
  34. #include <mach/mmc.h>
  35. #include <mach/nand.h>
  36. #include <mach/keyscan.h>
  37. static inline int have_imager(void)
  38. {
  39. /* REVISIT when it's supported, trigger via Kconfig */
  40. return 0;
  41. }
  42. static inline int have_tvp7002(void)
  43. {
  44. /* REVISIT when it's supported, trigger via Kconfig */
  45. return 0;
  46. }
  47. #define DM365_ASYNC_EMIF_CONTROL_BASE 0x01d10000
  48. #define DM365_ASYNC_EMIF_DATA_CE0_BASE 0x02000000
  49. #define DM365_ASYNC_EMIF_DATA_CE1_BASE 0x04000000
  50. #define DM365_EVM_PHY_MASK (0x2)
  51. #define DM365_EVM_MDIO_FREQUENCY (2200000) /* PHY bus frequency */
  52. /*
  53. * A MAX-II CPLD is used for various board control functions.
  54. */
  55. #define CPLD_OFFSET(a13a8,a2a1) (((a13a8) << 10) + ((a2a1) << 3))
  56. #define CPLD_VERSION CPLD_OFFSET(0,0) /* r/o */
  57. #define CPLD_TEST CPLD_OFFSET(0,1)
  58. #define CPLD_LEDS CPLD_OFFSET(0,2)
  59. #define CPLD_MUX CPLD_OFFSET(0,3)
  60. #define CPLD_SWITCH CPLD_OFFSET(1,0) /* r/o */
  61. #define CPLD_POWER CPLD_OFFSET(1,1)
  62. #define CPLD_VIDEO CPLD_OFFSET(1,2)
  63. #define CPLD_CARDSTAT CPLD_OFFSET(1,3) /* r/o */
  64. #define CPLD_DILC_OUT CPLD_OFFSET(2,0)
  65. #define CPLD_DILC_IN CPLD_OFFSET(2,1) /* r/o */
  66. #define CPLD_IMG_DIR0 CPLD_OFFSET(2,2)
  67. #define CPLD_IMG_MUX0 CPLD_OFFSET(2,3)
  68. #define CPLD_IMG_MUX1 CPLD_OFFSET(3,0)
  69. #define CPLD_IMG_DIR1 CPLD_OFFSET(3,1)
  70. #define CPLD_IMG_MUX2 CPLD_OFFSET(3,2)
  71. #define CPLD_IMG_MUX3 CPLD_OFFSET(3,3)
  72. #define CPLD_IMG_DIR2 CPLD_OFFSET(4,0)
  73. #define CPLD_IMG_MUX4 CPLD_OFFSET(4,1)
  74. #define CPLD_IMG_MUX5 CPLD_OFFSET(4,2)
  75. #define CPLD_RESETS CPLD_OFFSET(4,3)
  76. #define CPLD_CCD_DIR1 CPLD_OFFSET(0x3e,0)
  77. #define CPLD_CCD_IO1 CPLD_OFFSET(0x3e,1)
  78. #define CPLD_CCD_DIR2 CPLD_OFFSET(0x3e,2)
  79. #define CPLD_CCD_IO2 CPLD_OFFSET(0x3e,3)
  80. #define CPLD_CCD_DIR3 CPLD_OFFSET(0x3f,0)
  81. #define CPLD_CCD_IO3 CPLD_OFFSET(0x3f,1)
  82. static void __iomem *cpld;
  83. /* NOTE: this is geared for the standard config, with a socketed
  84. * 2 GByte Micron NAND (MT29F16G08FAA) using 128KB sectors. If you
  85. * swap chips with a different block size, partitioning will
  86. * need to be changed. This NAND chip MT29F16G08FAA is the default
  87. * NAND shipped with the Spectrum Digital DM365 EVM
  88. */
  89. #define NAND_BLOCK_SIZE SZ_128K
  90. static struct mtd_partition davinci_nand_partitions[] = {
  91. {
  92. /* UBL (a few copies) plus U-Boot */
  93. .name = "bootloader",
  94. .offset = 0,
  95. .size = 28 * NAND_BLOCK_SIZE,
  96. .mask_flags = MTD_WRITEABLE, /* force read-only */
  97. }, {
  98. /* U-Boot environment */
  99. .name = "params",
  100. .offset = MTDPART_OFS_APPEND,
  101. .size = 2 * NAND_BLOCK_SIZE,
  102. .mask_flags = 0,
  103. }, {
  104. .name = "kernel",
  105. .offset = MTDPART_OFS_APPEND,
  106. .size = SZ_4M,
  107. .mask_flags = 0,
  108. }, {
  109. .name = "filesystem1",
  110. .offset = MTDPART_OFS_APPEND,
  111. .size = SZ_512M,
  112. .mask_flags = 0,
  113. }, {
  114. .name = "filesystem2",
  115. .offset = MTDPART_OFS_APPEND,
  116. .size = MTDPART_SIZ_FULL,
  117. .mask_flags = 0,
  118. }
  119. /* two blocks with bad block table (and mirror) at the end */
  120. };
  121. static struct davinci_nand_pdata davinci_nand_data = {
  122. .mask_chipsel = BIT(14),
  123. .parts = davinci_nand_partitions,
  124. .nr_parts = ARRAY_SIZE(davinci_nand_partitions),
  125. .ecc_mode = NAND_ECC_HW,
  126. .options = NAND_USE_FLASH_BBT,
  127. .ecc_bits = 4,
  128. };
  129. static struct resource davinci_nand_resources[] = {
  130. {
  131. .start = DM365_ASYNC_EMIF_DATA_CE0_BASE,
  132. .end = DM365_ASYNC_EMIF_DATA_CE0_BASE + SZ_32M - 1,
  133. .flags = IORESOURCE_MEM,
  134. }, {
  135. .start = DM365_ASYNC_EMIF_CONTROL_BASE,
  136. .end = DM365_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
  137. .flags = IORESOURCE_MEM,
  138. },
  139. };
  140. static struct platform_device davinci_nand_device = {
  141. .name = "davinci_nand",
  142. .id = 0,
  143. .num_resources = ARRAY_SIZE(davinci_nand_resources),
  144. .resource = davinci_nand_resources,
  145. .dev = {
  146. .platform_data = &davinci_nand_data,
  147. },
  148. };
  149. static struct at24_platform_data eeprom_info = {
  150. .byte_len = (256*1024) / 8,
  151. .page_size = 64,
  152. .flags = AT24_FLAG_ADDR16,
  153. .setup = davinci_get_mac_addr,
  154. .context = (void *)0x7f00,
  155. };
  156. static struct snd_platform_data dm365_evm_snd_data;
  157. static struct i2c_board_info i2c_info[] = {
  158. {
  159. I2C_BOARD_INFO("24c256", 0x50),
  160. .platform_data = &eeprom_info,
  161. },
  162. {
  163. I2C_BOARD_INFO("tlv320aic3x", 0x18),
  164. },
  165. };
  166. static struct davinci_i2c_platform_data i2c_pdata = {
  167. .bus_freq = 400 /* kHz */,
  168. .bus_delay = 0 /* usec */,
  169. };
  170. static int dm365evm_keyscan_enable(struct device *dev)
  171. {
  172. return davinci_cfg_reg(DM365_KEYSCAN);
  173. }
  174. static unsigned short dm365evm_keymap[] = {
  175. KEY_KP2,
  176. KEY_LEFT,
  177. KEY_EXIT,
  178. KEY_DOWN,
  179. KEY_ENTER,
  180. KEY_UP,
  181. KEY_KP1,
  182. KEY_RIGHT,
  183. KEY_MENU,
  184. KEY_RECORD,
  185. KEY_REWIND,
  186. KEY_KPMINUS,
  187. KEY_STOP,
  188. KEY_FASTFORWARD,
  189. KEY_KPPLUS,
  190. KEY_PLAYPAUSE,
  191. 0
  192. };
  193. static struct davinci_ks_platform_data dm365evm_ks_data = {
  194. .device_enable = dm365evm_keyscan_enable,
  195. .keymap = dm365evm_keymap,
  196. .keymapsize = ARRAY_SIZE(dm365evm_keymap),
  197. .rep = 1,
  198. /* Scan period = strobe + interval */
  199. .strobe = 0x5,
  200. .interval = 0x2,
  201. .matrix_type = DAVINCI_KEYSCAN_MATRIX_4X4,
  202. };
  203. static int cpld_mmc_get_cd(int module)
  204. {
  205. if (!cpld)
  206. return -ENXIO;
  207. /* low == card present */
  208. return !(__raw_readb(cpld + CPLD_CARDSTAT) & BIT(module ? 4 : 0));
  209. }
  210. static int cpld_mmc_get_ro(int module)
  211. {
  212. if (!cpld)
  213. return -ENXIO;
  214. /* high == card's write protect switch active */
  215. return !!(__raw_readb(cpld + CPLD_CARDSTAT) & BIT(module ? 5 : 1));
  216. }
  217. static struct davinci_mmc_config dm365evm_mmc_config = {
  218. .get_cd = cpld_mmc_get_cd,
  219. .get_ro = cpld_mmc_get_ro,
  220. .wires = 4,
  221. .max_freq = 50000000,
  222. .caps = MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED,
  223. .version = MMC_CTLR_VERSION_2,
  224. };
  225. static void dm365evm_emac_configure(void)
  226. {
  227. /*
  228. * EMAC pins are multiplexed with GPIO and UART
  229. * Further details are available at the DM365 ARM
  230. * Subsystem Users Guide(sprufg5.pdf) pages 125 - 127
  231. */
  232. davinci_cfg_reg(DM365_EMAC_TX_EN);
  233. davinci_cfg_reg(DM365_EMAC_TX_CLK);
  234. davinci_cfg_reg(DM365_EMAC_COL);
  235. davinci_cfg_reg(DM365_EMAC_TXD3);
  236. davinci_cfg_reg(DM365_EMAC_TXD2);
  237. davinci_cfg_reg(DM365_EMAC_TXD1);
  238. davinci_cfg_reg(DM365_EMAC_TXD0);
  239. davinci_cfg_reg(DM365_EMAC_RXD3);
  240. davinci_cfg_reg(DM365_EMAC_RXD2);
  241. davinci_cfg_reg(DM365_EMAC_RXD1);
  242. davinci_cfg_reg(DM365_EMAC_RXD0);
  243. davinci_cfg_reg(DM365_EMAC_RX_CLK);
  244. davinci_cfg_reg(DM365_EMAC_RX_DV);
  245. davinci_cfg_reg(DM365_EMAC_RX_ER);
  246. davinci_cfg_reg(DM365_EMAC_CRS);
  247. davinci_cfg_reg(DM365_EMAC_MDIO);
  248. davinci_cfg_reg(DM365_EMAC_MDCLK);
  249. /*
  250. * EMAC interrupts are multiplexed with GPIO interrupts
  251. * Details are available at the DM365 ARM
  252. * Subsystem Users Guide(sprufg5.pdf) pages 133 - 134
  253. */
  254. davinci_cfg_reg(DM365_INT_EMAC_RXTHRESH);
  255. davinci_cfg_reg(DM365_INT_EMAC_RXPULSE);
  256. davinci_cfg_reg(DM365_INT_EMAC_TXPULSE);
  257. davinci_cfg_reg(DM365_INT_EMAC_MISCPULSE);
  258. }
  259. static void dm365evm_mmc_configure(void)
  260. {
  261. /*
  262. * MMC/SD pins are multiplexed with GPIO and EMIF
  263. * Further details are available at the DM365 ARM
  264. * Subsystem Users Guide(sprufg5.pdf) pages 118, 128 - 131
  265. */
  266. davinci_cfg_reg(DM365_SD1_CLK);
  267. davinci_cfg_reg(DM365_SD1_CMD);
  268. davinci_cfg_reg(DM365_SD1_DATA3);
  269. davinci_cfg_reg(DM365_SD1_DATA2);
  270. davinci_cfg_reg(DM365_SD1_DATA1);
  271. davinci_cfg_reg(DM365_SD1_DATA0);
  272. }
  273. static void __init evm_init_i2c(void)
  274. {
  275. davinci_init_i2c(&i2c_pdata);
  276. i2c_register_board_info(1, i2c_info, ARRAY_SIZE(i2c_info));
  277. }
  278. static struct platform_device *dm365_evm_nand_devices[] __initdata = {
  279. &davinci_nand_device,
  280. };
  281. static inline int have_leds(void)
  282. {
  283. #ifdef CONFIG_LEDS_CLASS
  284. return 1;
  285. #else
  286. return 0;
  287. #endif
  288. }
  289. struct cpld_led {
  290. struct led_classdev cdev;
  291. u8 mask;
  292. };
  293. static const struct {
  294. const char *name;
  295. const char *trigger;
  296. } cpld_leds[] = {
  297. { "dm365evm::ds2", },
  298. { "dm365evm::ds3", },
  299. { "dm365evm::ds4", },
  300. { "dm365evm::ds5", },
  301. { "dm365evm::ds6", "nand-disk", },
  302. { "dm365evm::ds7", "mmc1", },
  303. { "dm365evm::ds8", "mmc0", },
  304. { "dm365evm::ds9", "heartbeat", },
  305. };
  306. static void cpld_led_set(struct led_classdev *cdev, enum led_brightness b)
  307. {
  308. struct cpld_led *led = container_of(cdev, struct cpld_led, cdev);
  309. u8 reg = __raw_readb(cpld + CPLD_LEDS);
  310. if (b != LED_OFF)
  311. reg &= ~led->mask;
  312. else
  313. reg |= led->mask;
  314. __raw_writeb(reg, cpld + CPLD_LEDS);
  315. }
  316. static enum led_brightness cpld_led_get(struct led_classdev *cdev)
  317. {
  318. struct cpld_led *led = container_of(cdev, struct cpld_led, cdev);
  319. u8 reg = __raw_readb(cpld + CPLD_LEDS);
  320. return (reg & led->mask) ? LED_OFF : LED_FULL;
  321. }
  322. static int __init cpld_leds_init(void)
  323. {
  324. int i;
  325. if (!have_leds() || !cpld)
  326. return 0;
  327. /* setup LEDs */
  328. __raw_writeb(0xff, cpld + CPLD_LEDS);
  329. for (i = 0; i < ARRAY_SIZE(cpld_leds); i++) {
  330. struct cpld_led *led;
  331. led = kzalloc(sizeof(*led), GFP_KERNEL);
  332. if (!led)
  333. break;
  334. led->cdev.name = cpld_leds[i].name;
  335. led->cdev.brightness_set = cpld_led_set;
  336. led->cdev.brightness_get = cpld_led_get;
  337. led->cdev.default_trigger = cpld_leds[i].trigger;
  338. led->mask = BIT(i);
  339. if (led_classdev_register(NULL, &led->cdev) < 0) {
  340. kfree(led);
  341. break;
  342. }
  343. }
  344. return 0;
  345. }
  346. /* run after subsys_initcall() for LEDs */
  347. fs_initcall(cpld_leds_init);
  348. static void __init evm_init_cpld(void)
  349. {
  350. u8 mux, resets;
  351. const char *label;
  352. struct clk *aemif_clk;
  353. /* Make sure we can configure the CPLD through CS1. Then
  354. * leave it on for later access to MMC and LED registers.
  355. */
  356. aemif_clk = clk_get(NULL, "aemif");
  357. if (IS_ERR(aemif_clk))
  358. return;
  359. clk_enable(aemif_clk);
  360. if (request_mem_region(DM365_ASYNC_EMIF_DATA_CE1_BASE, SECTION_SIZE,
  361. "cpld") == NULL)
  362. goto fail;
  363. cpld = ioremap(DM365_ASYNC_EMIF_DATA_CE1_BASE, SECTION_SIZE);
  364. if (!cpld) {
  365. release_mem_region(DM365_ASYNC_EMIF_DATA_CE1_BASE,
  366. SECTION_SIZE);
  367. fail:
  368. pr_err("ERROR: can't map CPLD\n");
  369. clk_disable(aemif_clk);
  370. return;
  371. }
  372. /* External muxing for some signals */
  373. mux = 0;
  374. /* Read SW5 to set up NAND + keypad _or_ OneNAND (sync read).
  375. * NOTE: SW4 bus width setting must match!
  376. */
  377. if ((__raw_readb(cpld + CPLD_SWITCH) & BIT(5)) == 0) {
  378. /* external keypad mux */
  379. mux |= BIT(7);
  380. platform_add_devices(dm365_evm_nand_devices,
  381. ARRAY_SIZE(dm365_evm_nand_devices));
  382. } else {
  383. /* no OneNAND support yet */
  384. }
  385. /* Leave external chips in reset when unused. */
  386. resets = BIT(3) | BIT(2) | BIT(1) | BIT(0);
  387. /* Static video input config with SN74CBT16214 1-of-3 mux:
  388. * - port b1 == tvp7002 (mux lowbits == 1 or 6)
  389. * - port b2 == imager (mux lowbits == 2 or 7)
  390. * - port b3 == tvp5146 (mux lowbits == 5)
  391. *
  392. * Runtime switching could work too, with limitations.
  393. */
  394. if (have_imager()) {
  395. label = "HD imager";
  396. mux |= 1;
  397. /* externally mux MMC1/ENET/AIC33 to imager */
  398. mux |= BIT(6) | BIT(5) | BIT(3);
  399. } else {
  400. struct davinci_soc_info *soc_info = &davinci_soc_info;
  401. /* we can use MMC1 ... */
  402. dm365evm_mmc_configure();
  403. davinci_setup_mmc(1, &dm365evm_mmc_config);
  404. /* ... and ENET ... */
  405. dm365evm_emac_configure();
  406. soc_info->emac_pdata->phy_mask = DM365_EVM_PHY_MASK;
  407. soc_info->emac_pdata->mdio_max_freq = DM365_EVM_MDIO_FREQUENCY;
  408. resets &= ~BIT(3);
  409. /* ... and AIC33 */
  410. resets &= ~BIT(1);
  411. if (have_tvp7002()) {
  412. mux |= 2;
  413. resets &= ~BIT(2);
  414. label = "tvp7002 HD";
  415. } else {
  416. /* default to tvp5146 */
  417. mux |= 5;
  418. resets &= ~BIT(0);
  419. label = "tvp5146 SD";
  420. }
  421. }
  422. __raw_writeb(mux, cpld + CPLD_MUX);
  423. __raw_writeb(resets, cpld + CPLD_RESETS);
  424. pr_info("EVM: %s video input\n", label);
  425. /* REVISIT export switches: NTSC/PAL (SW5.6), EXTRA1 (SW5.2), etc */
  426. }
  427. static struct davinci_uart_config uart_config __initdata = {
  428. .enabled_uarts = (1 << 0),
  429. };
  430. static void __init dm365_evm_map_io(void)
  431. {
  432. dm365_init();
  433. }
  434. static __init void dm365_evm_init(void)
  435. {
  436. evm_init_i2c();
  437. davinci_serial_init(&uart_config);
  438. dm365evm_emac_configure();
  439. dm365evm_mmc_configure();
  440. davinci_setup_mmc(0, &dm365evm_mmc_config);
  441. /* maybe setup mmc1/etc ... _after_ mmc0 */
  442. evm_init_cpld();
  443. dm365_init_asp(&dm365_evm_snd_data);
  444. dm365_init_rtc();
  445. dm365_init_ks(&dm365evm_ks_data);
  446. }
  447. static __init void dm365_evm_irq_init(void)
  448. {
  449. davinci_irq_init();
  450. }
  451. MACHINE_START(DAVINCI_DM365_EVM, "DaVinci DM365 EVM")
  452. .phys_io = IO_PHYS,
  453. .io_pg_offst = (__IO_ADDRESS(IO_PHYS) >> 18) & 0xfffc,
  454. .boot_params = (0x80000100),
  455. .map_io = dm365_evm_map_io,
  456. .init_irq = dm365_evm_irq_init,
  457. .timer = &davinci_timer,
  458. .init_machine = dm365_evm_init,
  459. MACHINE_END